Home | History | Annotate | Line # | Download | only in pci
dwlpx.c revision 1.29
      1  1.29  drochner /* $NetBSD: dwlpx.c,v 1.29 2004/08/30 15:05:16 drochner Exp $ */
      2   1.1       cgd 
      3   1.1       cgd /*
      4   1.2       cgd  * Copyright (c) 1997 by Matthew Jacob
      5   1.1       cgd  * NASA AMES Research Center.
      6   1.1       cgd  * All rights reserved.
      7   1.1       cgd  *
      8   1.1       cgd  * Redistribution and use in source and binary forms, with or without
      9   1.1       cgd  * modification, are permitted provided that the following conditions
     10   1.1       cgd  * are met:
     11   1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     12   1.1       cgd  *    notice immediately at the beginning of the file, without modification,
     13   1.1       cgd  *    this list of conditions, and the following disclaimer.
     14   1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     16   1.1       cgd  *    documentation and/or other materials provided with the distribution.
     17   1.1       cgd  * 3. The name of the author may not be used to endorse or promote products
     18   1.1       cgd  *    derived from this software without specific prior written permission.
     19   1.1       cgd  *
     20   1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     21   1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22   1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23   1.1       cgd  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     24   1.1       cgd  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25   1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26   1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27   1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28   1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29   1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30   1.1       cgd  * SUCH DAMAGE.
     31   1.1       cgd  */
     32   1.3       cgd 
     33   1.4       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     34   1.4       cgd 
     35  1.29  drochner __KERNEL_RCSID(0, "$NetBSD: dwlpx.c,v 1.29 2004/08/30 15:05:16 drochner Exp $");
     36   1.1       cgd 
     37   1.1       cgd #include <sys/param.h>
     38   1.1       cgd #include <sys/systm.h>
     39   1.1       cgd #include <sys/kernel.h>
     40   1.1       cgd #include <sys/device.h>
     41  1.15   thorpej 
     42  1.22       mrg #include <uvm/uvm_extern.h>
     43   1.1       cgd 
     44   1.1       cgd #include <machine/autoconf.h>
     45  1.15   thorpej 
     46   1.1       cgd #include <dev/pci/pcireg.h>
     47   1.1       cgd #include <dev/pci/pcivar.h>
     48  1.15   thorpej 
     49   1.1       cgd #include <alpha/tlsb/tlsbreg.h>
     50   1.1       cgd #include <alpha/tlsb/kftxxvar.h>
     51   1.1       cgd #include <alpha/tlsb/kftxxreg.h>
     52   1.1       cgd #include <alpha/pci/dwlpxreg.h>
     53   1.1       cgd #include <alpha/pci/dwlpxvar.h>
     54   1.1       cgd #include <alpha/pci/pci_kn8ae.h>
     55   1.1       cgd 
     56   1.1       cgd #define	KV(_addr)	((caddr_t)ALPHA_PHYS_TO_K0SEG((_addr)))
     57  1.14    mjacob #define	DWLPX_SYSBASE(sc)	\
     58  1.14    mjacob 	    ((((unsigned long)((sc)->dwlpx_node - 4))	<< 36) |	\
     59  1.14    mjacob 	     (((unsigned long) (sc)->dwlpx_hosenum)	<< 34) |	\
     60  1.14    mjacob 	     (1LL					<< 39))
     61  1.14    mjacob 
     62   1.1       cgd 
     63   1.1       cgd static int	dwlpxmatch __P((struct device *, struct cfdata *, void *));
     64   1.1       cgd static void	dwlpxattach __P((struct device *, struct device *, void *));
     65  1.26   thorpej CFATTACH_DECL(dwlpx, sizeof(struct dwlpx_softc),
     66  1.26   thorpej     dwlpxmatch, dwlpxattach, NULL, NULL);
     67   1.1       cgd 
     68  1.13   thorpej extern struct cfdriver dwlpx_cd;
     69   1.1       cgd 
     70  1.23   thorpej void	dwlpx_errintr(void *, u_long vec);
     71   1.1       cgd 
     72   1.1       cgd static int
     73   1.1       cgd dwlpxmatch(parent, cf, aux)
     74   1.1       cgd 	struct device *parent;
     75   1.1       cgd 	struct cfdata *cf;
     76   1.1       cgd 	void *aux;
     77   1.1       cgd {
     78   1.1       cgd 	struct kft_dev_attach_args *ka = aux;
     79   1.1       cgd 
     80   1.1       cgd 	if (strcmp(ka->ka_name, dwlpx_cd.cd_name) != 0)
     81   1.1       cgd 		return (0);
     82   1.1       cgd 	return (1);
     83   1.1       cgd }
     84   1.1       cgd 
     85   1.1       cgd static void
     86   1.1       cgd dwlpxattach(parent, self, aux)
     87   1.1       cgd 	struct device *parent;
     88   1.1       cgd 	struct device *self;
     89   1.1       cgd 	void *aux;
     90   1.1       cgd {
     91   1.1       cgd 	static int once = 0;
     92   1.1       cgd 	struct dwlpx_softc *sc = (struct dwlpx_softc *)self;
     93   1.8   thorpej 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
     94   1.1       cgd 	struct kft_dev_attach_args *ka = aux;
     95   1.1       cgd 	struct pcibus_attach_args pba;
     96   1.8   thorpej 	u_int32_t pcia_present;
     97   1.1       cgd 
     98   1.1       cgd 	sc->dwlpx_node = ka->ka_node;
     99   1.1       cgd 	sc->dwlpx_dtype = ka->ka_dtype;
    100   1.1       cgd 	sc->dwlpx_hosenum = ka->ka_hosenum;
    101  1.23   thorpej 
    102   1.1       cgd 	dwlpx_init(sc);
    103  1.16   thorpej 	dwlpx_dma_init(ccp);
    104   1.8   thorpej 
    105   1.8   thorpej 	pcia_present = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
    106  1.17   thorpej 	printf(": PCIA rev. %d, STD I/O %spresent, %dK S/G entries\n",
    107  1.14    mjacob 	    (pcia_present >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK,
    108  1.14    mjacob 	    (pcia_present & PCIA_PRESENT_STDIO) == 0 ? "not " : "",
    109  1.17   thorpej 	    sc->dwlpx_sgmapsz == DWLPX_SG128K ? 128 : 32);
    110   1.8   thorpej 
    111  1.17   thorpej #if 0
    112   1.8   thorpej 	{
    113   1.8   thorpej 		int hpc, slot, slotval;
    114   1.8   thorpej 		const char *str;
    115   1.8   thorpej 		for (hpc = 0; hpc < sc->dwlpx_nhpc; hpc++) {
    116   1.8   thorpej 			for (slot = 0; slot < 4; slot++) {
    117   1.8   thorpej 				slotval = (pcia_present >>
    118   1.8   thorpej 				    PCIA_PRESENT_SLOTSHIFT(hpc, slot)) &
    119   1.8   thorpej 				    PCIA_PRESENT_SLOT_MASK;
    120   1.8   thorpej 				if (slotval == PCIA_PRESENT_SLOT_NONE)
    121   1.8   thorpej 					continue;
    122   1.8   thorpej 				switch (slotval) {
    123   1.8   thorpej 				case PCIA_PRESENT_SLOT_25W:
    124   1.8   thorpej 					str = "25";
    125   1.8   thorpej 					break;
    126   1.8   thorpej 				case PCIA_PRESENT_SLOT_15W:
    127   1.8   thorpej 					str = "15";
    128   1.8   thorpej 					break;
    129   1.8   thorpej 				case PCIA_PRESENT_SLOW_7W:
    130   1.8   thorpej 				default:		/* XXX gcc */
    131   1.8   thorpej 					str = "7.5";
    132   1.8   thorpej 					break;
    133   1.8   thorpej 				}
    134   1.8   thorpej 				printf("%s: hpc %d slot %d: %s watt module\n",
    135   1.8   thorpej 				    sc->dwlpx_dev.dv_xname, hpc, slot, str);
    136   1.8   thorpej 			}
    137   1.8   thorpej 		}
    138   1.8   thorpej 	}
    139   1.8   thorpej #endif
    140   1.8   thorpej 
    141   1.1       cgd 	if (once == 0) {
    142   1.1       cgd 		/*
    143   1.1       cgd 		 * Set up interrupts
    144   1.1       cgd 		 */
    145   1.1       cgd 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 1);
    146   1.1       cgd 		once++;
    147   1.1       cgd 	} else {
    148   1.1       cgd 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 0);
    149   1.1       cgd 	}
    150   1.1       cgd 
    151   1.1       cgd 	/*
    152   1.1       cgd 	 * Attach PCI bus
    153   1.1       cgd 	 */
    154  1.11   thorpej 	pba.pba_iot = &sc->dwlpx_cc.cc_iot;
    155  1.11   thorpej 	pba.pba_memt = &sc->dwlpx_cc.cc_memt;
    156   1.6   thorpej 	pba.pba_dmat =	/* start with direct, may change... */
    157   1.6   thorpej 	    alphabus_dma_get_tag(&sc->dwlpx_cc.cc_dmat_direct, ALPHA_BUS_PCI);
    158  1.28      fvdl 	pba.pba_dmat64 = NULL;
    159   1.1       cgd 	pba.pba_pc = &sc->dwlpx_cc.cc_pc;
    160   1.1       cgd 	pba.pba_bus = 0;
    161  1.24   thorpej 	pba.pba_bridgetag = NULL;
    162  1.19   thorpej 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
    163  1.19   thorpej 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    164  1.29  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    165   1.1       cgd }
    166   1.1       cgd 
    167   1.1       cgd void
    168   1.1       cgd dwlpx_init(sc)
    169   1.1       cgd 	struct dwlpx_softc *sc;
    170   1.1       cgd {
    171  1.14    mjacob 	u_int32_t ctl;
    172   1.1       cgd 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
    173  1.23   thorpej 	unsigned long vec, ls = DWLPX_SYSBASE(sc);
    174  1.23   thorpej 	int i;
    175   1.1       cgd 
    176   1.1       cgd 	if (ccp->cc_initted == 0) {
    177  1.14    mjacob 		/*
    178  1.14    mjacob 		 * On reads, you get a fault if you read a nonexisted HPC.
    179  1.14    mjacob 		 * We know the internal KFTIA hose (hose 0) has only 2 HPCs,
    180  1.14    mjacob 		 * but we can also actually probe for HPCs.
    181  1.14    mjacob 		 * Assume at least one.
    182  1.14    mjacob 		 */
    183  1.14    mjacob 		for (sc->dwlpx_nhpc = 1; sc->dwlpx_nhpc < NHPC;
    184  1.14    mjacob 		    sc->dwlpx_nhpc++) {
    185  1.14    mjacob 			if (badaddr(KV(PCIA_CTL(sc->dwlpx_nhpc) + ls),
    186  1.14    mjacob 			    sizeof (ctl)) != 0) {
    187  1.14    mjacob 				break;
    188  1.14    mjacob 			}
    189  1.14    mjacob 		}
    190  1.14    mjacob 		if (sc->dwlpx_nhpc != NHPC) {
    191  1.14    mjacob 			/* clear (potential) Illegal CSR Address Error */
    192  1.14    mjacob 			REGVAL(PCIA_ERR(0) + DWLPX_SYSBASE(sc)) =
    193  1.14    mjacob 				PCIA_ERR_ALLERR;
    194  1.14    mjacob 		}
    195  1.14    mjacob 
    196  1.10   thorpej 		dwlpx_bus_io_init(&ccp->cc_iot, ccp);
    197  1.10   thorpej 		dwlpx_bus_mem_init(&ccp->cc_memt, ccp);
    198   1.1       cgd 	}
    199   1.1       cgd 	dwlpx_pci_init(&ccp->cc_pc, ccp);
    200   1.1       cgd 	ccp->cc_sc = sc;
    201   1.1       cgd 
    202   1.1       cgd 	/*
    203   1.1       cgd 	 * Establish a precalculated base for convenience's sake.
    204   1.1       cgd 	 */
    205  1.14    mjacob 	ccp->cc_sysbase = ls;
    206   1.1       cgd 
    207   1.1       cgd 	/*
    208  1.14    mjacob 	 * If there are only 2 HPCs, then the 'present' register is not
    209  1.14    mjacob 	 * implemented, so there will only ever be 32K SG entries. Otherwise
    210  1.14    mjacob 	 * any revision greater than zero will have 128K entries.
    211  1.14    mjacob 	 */
    212  1.14    mjacob 	ctl = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
    213  1.14    mjacob 	if (sc->dwlpx_nhpc == 2) {
    214  1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
    215  1.17   thorpej #if 0
    216  1.14    mjacob 	/*
    217  1.14    mjacob 	 * As of 2/25/98- When I enable SG128K, and then have to flip
    218  1.14    mjacob 	 * TBIT below, I get bad SGRAM errors. We'll fix this later
    219  1.14    mjacob 	 * if this gets important.
    220  1.14    mjacob 	 */
    221  1.14    mjacob 	} else if ((ctl >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK) {
    222  1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG128K;
    223  1.14    mjacob #endif
    224  1.14    mjacob 	} else {
    225  1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
    226  1.14    mjacob 	}
    227  1.14    mjacob 
    228  1.14    mjacob 	/*
    229   1.1       cgd 	 * Set up interrupt stuff for this DWLPX.
    230   1.1       cgd 	 *
    231   1.1       cgd 	 * Note that all PCI interrupt pins are disabled at this time.
    232   1.1       cgd 	 *
    233   1.1       cgd 	 * Do this even for all HPCs- even for the nonexistent
    234   1.1       cgd 	 * one on hose zero of a KFTIA.
    235   1.1       cgd 	 */
    236  1.23   thorpej 	vec = scb_alloc(dwlpx_errintr, sc);
    237  1.23   thorpej 	if (vec == SCB_ALLOC_FAILED)
    238  1.23   thorpej 		panic("%s: unable to allocate error vector",
    239  1.23   thorpej 		    sc->dwlpx_dev.dv_xname);
    240  1.23   thorpej 	printf("%s: error interrupt at vector 0x%lx\n",
    241  1.23   thorpej 	    sc->dwlpx_dev.dv_xname, vec);
    242   1.1       cgd 	for (i = 0; i < NHPC; i++) {
    243   1.1       cgd 		REGVAL(PCIA_IMASK(i) + ccp->cc_sysbase) = DWLPX_IMASK_DFLT;
    244  1.23   thorpej 		REGVAL(PCIA_ERRVEC(i) + ccp->cc_sysbase) = vec;
    245   1.1       cgd 	}
    246  1.23   thorpej 
    247   1.1       cgd 	/*
    248   1.1       cgd 	 * Establish HAE values, as well as make sure of sanity elsewhere.
    249   1.1       cgd 	 */
    250   1.1       cgd 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    251  1.14    mjacob 		ctl = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase);
    252   1.1       cgd 		ctl &= 0x0fffffff;
    253   1.9    mjacob 		ctl &= ~(PCIA_CTL_MHAE(0x1f) | PCIA_CTL_IHAE(0x1f));
    254   1.9    mjacob 		/*
    255   1.9    mjacob 		 * I originally also had it or'ing in 3, which makes no sense.
    256   1.9    mjacob 		 */
    257   1.9    mjacob 
    258   1.9    mjacob 		ctl |= PCIA_CTL_RMMENA | PCIA_CTL_RMMARB;
    259   1.9    mjacob 
    260   1.9    mjacob 		/*
    261   1.9    mjacob 		 * Only valid if we're attached to a KFTIA or a KTHA.
    262   1.9    mjacob 		 */
    263   1.9    mjacob 		ctl |= PCIA_CTL_3UP;
    264   1.9    mjacob 
    265   1.9    mjacob 		ctl |= PCIA_CTL_CUTENA;
    266   1.9    mjacob 
    267  1.14    mjacob 		/*
    268  1.14    mjacob 		 * Fit in appropriate S/G Map Ram size.
    269  1.14    mjacob 		 */
    270  1.14    mjacob 		if (sc->dwlpx_sgmapsz == DWLPX_SG32K)
    271  1.14    mjacob 			ctl |= PCIA_CTL_SG32K;
    272  1.14    mjacob 		else if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
    273  1.14    mjacob 			ctl |= PCIA_CTL_SG128K;
    274  1.14    mjacob 		else
    275  1.14    mjacob 			ctl |= PCIA_CTL_SG32K;
    276  1.14    mjacob 
    277   1.1       cgd 		REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = ctl;
    278   1.1       cgd 	}
    279  1.14    mjacob 	/*
    280  1.14    mjacob 	 * Enable TBIT if required
    281  1.14    mjacob 	 */
    282  1.14    mjacob 	if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
    283  1.14    mjacob 		REGVAL(PCIA_TBIT + ccp->cc_sysbase) = 1;
    284  1.14    mjacob 	alpha_mb();
    285   1.1       cgd 	ccp->cc_initted = 1;
    286  1.14    mjacob }
    287  1.14    mjacob 
    288  1.14    mjacob void
    289  1.23   thorpej dwlpx_errintr(arg, vec)
    290  1.23   thorpej 	void *arg;
    291  1.14    mjacob 	unsigned long vec;
    292  1.14    mjacob {
    293  1.23   thorpej 	struct dwlpx_softc *sc = arg;
    294  1.23   thorpej 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
    295  1.23   thorpej 	int i;
    296  1.14    mjacob 	struct {
    297  1.14    mjacob 		u_int32_t err;
    298  1.14    mjacob 		u_int32_t addr;
    299  1.14    mjacob 	} hpcs[NHPC];
    300  1.14    mjacob 
    301  1.14    mjacob 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    302  1.14    mjacob 		hpcs[i].err = REGVAL(PCIA_ERR(i) + ccp->cc_sysbase);
    303  1.14    mjacob 		hpcs[i].addr = REGVAL(PCIA_FADR(i) + ccp->cc_sysbase);
    304  1.14    mjacob 	}
    305  1.14    mjacob 	printf("%s: node %d hose %d error interrupt\n",
    306  1.23   thorpej 	    sc->dwlpx_dev.dv_xname, sc->dwlpx_node, sc->dwlpx_hosenum);
    307  1.14    mjacob 
    308  1.14    mjacob 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    309  1.14    mjacob 		if ((hpcs[i].err & PCIA_ERR_ERROR) == 0)
    310  1.14    mjacob 			continue;
    311  1.14    mjacob 		printf("\tHPC %d: ERR=0x%08x; DMA %s Memory, "
    312  1.14    mjacob 			"Failing Address 0x%x\n",
    313  1.14    mjacob 			i, hpcs[i].err, hpcs[i].addr & 0x1? "write to" :
    314  1.14    mjacob 			"read from", hpcs[i].addr & ~3);
    315  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_SERR_L)
    316  1.14    mjacob 			printf("\t       PCI device asserted SERR_L\n");
    317  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ILAT)
    318  1.14    mjacob 			printf("\t       Incremental Latency Exceeded\n");
    319  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_SGPRTY)
    320  1.14    mjacob 			printf("\t       CPU access of SG RAM Parity Error\n");
    321  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ILLCSR)
    322  1.14    mjacob 			printf("\t       Illegal CSR Address Error\n");
    323  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_PCINXM)
    324  1.14    mjacob 			printf("\t       Nonexistent PCI Address Error\n");
    325  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DSCERR)
    326  1.14    mjacob 			printf("\t       PCI Target Disconnect Error\n");
    327  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ABRT)
    328  1.14    mjacob 			printf("\t       PCI Target Abort Error\n");
    329  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_WPRTY)
    330  1.14    mjacob 			printf("\t       PCI Write Parity Error\n");
    331  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DPERR)
    332  1.14    mjacob 			printf("\t       PCI Data Parity Error\n");
    333  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_APERR)
    334  1.14    mjacob 			printf("\t       PCI Address Parity Error\n");
    335  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DFLT)
    336  1.14    mjacob 			printf("\t       SG Map RAM Invalid Entry Error\n");
    337  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DPRTY)
    338  1.14    mjacob 			printf("\t       DMA access of SG RAM Parity Error\n");
    339  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DRPERR)
    340  1.14    mjacob 			printf("\t       DMA Read Return Parity Error\n");
    341  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MABRT)
    342  1.14    mjacob 			printf("\t       PCI Master Abort Error\n");
    343  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_CPRTY)
    344  1.14    mjacob 			printf("\t       CSR Parity Error\n");
    345  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_COVR)
    346  1.14    mjacob 			printf("\t       CSR Overrun Error\n");
    347  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MBPERR)
    348  1.14    mjacob 			printf("\t       Mailbox Parity Error\n");
    349  1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MBILI)
    350  1.14    mjacob 			printf("\t       Mailbox Illegal Length Error\n");
    351  1.14    mjacob 		REGVAL(PCIA_ERR(i) + ccp->cc_sysbase) = hpcs[i].err;
    352  1.14    mjacob 	}
    353   1.1       cgd }
    354