Home | History | Annotate | Line # | Download | only in pci
dwlpx.c revision 1.37.2.1
      1  1.37.2.1      yamt /* $NetBSD: dwlpx.c,v 1.37.2.1 2012/04/17 00:05:56 yamt Exp $ */
      2       1.1       cgd 
      3       1.1       cgd /*
      4       1.2       cgd  * Copyright (c) 1997 by Matthew Jacob
      5       1.1       cgd  * NASA AMES Research Center.
      6       1.1       cgd  * All rights reserved.
      7       1.1       cgd  *
      8       1.1       cgd  * Redistribution and use in source and binary forms, with or without
      9       1.1       cgd  * modification, are permitted provided that the following conditions
     10       1.1       cgd  * are met:
     11       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     12       1.1       cgd  *    notice immediately at the beginning of the file, without modification,
     13       1.1       cgd  *    this list of conditions, and the following disclaimer.
     14       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     16       1.1       cgd  *    documentation and/or other materials provided with the distribution.
     17       1.1       cgd  * 3. The name of the author may not be used to endorse or promote products
     18       1.1       cgd  *    derived from this software without specific prior written permission.
     19       1.1       cgd  *
     20       1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     21       1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22       1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23       1.1       cgd  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     24       1.1       cgd  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25       1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26       1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27       1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28       1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29       1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30       1.1       cgd  * SUCH DAMAGE.
     31       1.1       cgd  */
     32       1.3       cgd 
     33       1.4       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     34       1.4       cgd 
     35  1.37.2.1      yamt __KERNEL_RCSID(0, "$NetBSD: dwlpx.c,v 1.37.2.1 2012/04/17 00:05:56 yamt Exp $");
     36       1.1       cgd 
     37       1.1       cgd #include <sys/param.h>
     38       1.1       cgd #include <sys/systm.h>
     39       1.1       cgd #include <sys/kernel.h>
     40       1.1       cgd #include <sys/device.h>
     41      1.15   thorpej 
     42       1.1       cgd #include <machine/autoconf.h>
     43      1.15   thorpej 
     44       1.1       cgd #include <dev/pci/pcireg.h>
     45       1.1       cgd #include <dev/pci/pcivar.h>
     46      1.15   thorpej 
     47       1.1       cgd #include <alpha/tlsb/tlsbreg.h>
     48       1.1       cgd #include <alpha/tlsb/kftxxvar.h>
     49       1.1       cgd #include <alpha/tlsb/kftxxreg.h>
     50       1.1       cgd #include <alpha/pci/dwlpxreg.h>
     51       1.1       cgd #include <alpha/pci/dwlpxvar.h>
     52       1.1       cgd #include <alpha/pci/pci_kn8ae.h>
     53       1.1       cgd 
     54      1.32  christos #define	KV(_addr)	((void *)ALPHA_PHYS_TO_K0SEG((_addr)))
     55      1.14    mjacob #define	DWLPX_SYSBASE(sc)	\
     56      1.14    mjacob 	    ((((unsigned long)((sc)->dwlpx_node - 4))	<< 36) |	\
     57      1.14    mjacob 	     (((unsigned long) (sc)->dwlpx_hosenum)	<< 34) |	\
     58      1.14    mjacob 	     (1LL					<< 39))
     59      1.30     ragge #define	DWLPX_SYSBASE1(node, hosenum)	\
     60      1.30     ragge 	    ((((unsigned long)(node - 4))	<< 36) |	\
     61      1.30     ragge 	     (((unsigned long) hosenum)	        << 34) |	\
     62      1.30     ragge 	     (1LL					<< 39))
     63      1.14    mjacob 
     64       1.1       cgd 
     65      1.37      matt static int	dwlpxmatch(device_t, cfdata_t, void *);
     66      1.37      matt static void	dwlpxattach(device_t, device_t, void *);
     67      1.37      matt 
     68      1.37      matt CFATTACH_DECL_NEW(dwlpx, sizeof(struct dwlpx_softc),
     69      1.26   thorpej     dwlpxmatch, dwlpxattach, NULL, NULL);
     70       1.1       cgd 
     71      1.13   thorpej extern struct cfdriver dwlpx_cd;
     72       1.1       cgd 
     73      1.23   thorpej void	dwlpx_errintr(void *, u_long vec);
     74       1.1       cgd 
     75       1.1       cgd static int
     76      1.37      matt dwlpxmatch(device_t parent, cfdata_t cf, void *aux)
     77       1.1       cgd {
     78       1.1       cgd 	struct kft_dev_attach_args *ka = aux;
     79      1.30     ragge 	unsigned long ls;
     80  1.37.2.1      yamt 	uint32_t ctl;
     81       1.1       cgd 
     82       1.1       cgd 	if (strcmp(ka->ka_name, dwlpx_cd.cd_name) != 0)
     83       1.1       cgd 		return (0);
     84      1.30     ragge 
     85      1.30     ragge 	ls = DWLPX_SYSBASE1(ka->ka_node, ka->ka_hosenum);
     86      1.30     ragge 
     87      1.30     ragge 	/*
     88      1.30     ragge 	 * Probe the first HPC to make sure this really is a dwlpx and
     89      1.30     ragge 	 * nothing else.
     90  1.37.2.1      yamt 	 */
     91      1.30     ragge 	if (badaddr(KV(PCIA_CTL(1) + ls), sizeof (ctl)) != 0) {
     92      1.30     ragge 		/*
     93      1.30     ragge 		 * If we are here something went wrong. One reason
     94      1.30     ragge 		 * could be that this is a dwlma and not a dwlpx.
     95      1.30     ragge 		 *
     96      1.30     ragge 		 * We can not clear potential illegal CSR errors here
     97  1.37.2.1      yamt 		 * since it is unknown hardware.
     98      1.30     ragge 		 */
     99      1.30     ragge 		return (0);
    100      1.30     ragge 	}
    101      1.30     ragge 
    102       1.1       cgd 	return (1);
    103       1.1       cgd }
    104       1.1       cgd 
    105       1.1       cgd static void
    106      1.37      matt dwlpxattach(device_t parent, device_t self, void *aux)
    107       1.1       cgd {
    108       1.1       cgd 	static int once = 0;
    109      1.37      matt 	struct dwlpx_softc *sc = device_private(self);
    110       1.8   thorpej 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
    111       1.1       cgd 	struct kft_dev_attach_args *ka = aux;
    112       1.1       cgd 	struct pcibus_attach_args pba;
    113  1.37.2.1      yamt 	uint32_t pcia_present;
    114       1.1       cgd 
    115      1.37      matt 	sc->dwlpx_dev = self;
    116       1.1       cgd 	sc->dwlpx_node = ka->ka_node;
    117       1.1       cgd 	sc->dwlpx_dtype = ka->ka_dtype;
    118       1.1       cgd 	sc->dwlpx_hosenum = ka->ka_hosenum;
    119      1.23   thorpej 
    120       1.1       cgd 	dwlpx_init(sc);
    121      1.16   thorpej 	dwlpx_dma_init(ccp);
    122       1.8   thorpej 
    123       1.8   thorpej 	pcia_present = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
    124      1.37      matt 	aprint_normal(": PCIA rev. %d, STD I/O %spresent, %dK S/G entries\n",
    125      1.14    mjacob 	    (pcia_present >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK,
    126      1.14    mjacob 	    (pcia_present & PCIA_PRESENT_STDIO) == 0 ? "not " : "",
    127      1.17   thorpej 	    sc->dwlpx_sgmapsz == DWLPX_SG128K ? 128 : 32);
    128       1.8   thorpej 
    129      1.17   thorpej #if 0
    130       1.8   thorpej 	{
    131       1.8   thorpej 		int hpc, slot, slotval;
    132       1.8   thorpej 		const char *str;
    133       1.8   thorpej 		for (hpc = 0; hpc < sc->dwlpx_nhpc; hpc++) {
    134       1.8   thorpej 			for (slot = 0; slot < 4; slot++) {
    135       1.8   thorpej 				slotval = (pcia_present >>
    136       1.8   thorpej 				    PCIA_PRESENT_SLOTSHIFT(hpc, slot)) &
    137       1.8   thorpej 				    PCIA_PRESENT_SLOT_MASK;
    138       1.8   thorpej 				if (slotval == PCIA_PRESENT_SLOT_NONE)
    139       1.8   thorpej 					continue;
    140       1.8   thorpej 				switch (slotval) {
    141       1.8   thorpej 				case PCIA_PRESENT_SLOT_25W:
    142       1.8   thorpej 					str = "25";
    143       1.8   thorpej 					break;
    144       1.8   thorpej 				case PCIA_PRESENT_SLOT_15W:
    145       1.8   thorpej 					str = "15";
    146       1.8   thorpej 					break;
    147       1.8   thorpej 				case PCIA_PRESENT_SLOW_7W:
    148       1.8   thorpej 				default:		/* XXX gcc */
    149       1.8   thorpej 					str = "7.5";
    150       1.8   thorpej 					break;
    151       1.8   thorpej 				}
    152      1.37      matt 				aprint_normal_dev(sc->dwlpx_dev,
    153      1.37      matt 				    "hpc %d slot %d: %s watt module\n",
    154      1.37      matt 				    hpc, slot, str);
    155       1.8   thorpej 			}
    156       1.8   thorpej 		}
    157       1.8   thorpej 	}
    158       1.8   thorpej #endif
    159       1.8   thorpej 
    160       1.1       cgd 	if (once == 0) {
    161       1.1       cgd 		/*
    162       1.1       cgd 		 * Set up interrupts
    163       1.1       cgd 		 */
    164       1.1       cgd 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 1);
    165       1.1       cgd 		once++;
    166       1.1       cgd 	} else {
    167       1.1       cgd 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 0);
    168       1.1       cgd 	}
    169       1.1       cgd 
    170       1.1       cgd 	/*
    171       1.1       cgd 	 * Attach PCI bus
    172       1.1       cgd 	 */
    173      1.11   thorpej 	pba.pba_iot = &sc->dwlpx_cc.cc_iot;
    174      1.11   thorpej 	pba.pba_memt = &sc->dwlpx_cc.cc_memt;
    175       1.6   thorpej 	pba.pba_dmat =	/* start with direct, may change... */
    176       1.6   thorpej 	    alphabus_dma_get_tag(&sc->dwlpx_cc.cc_dmat_direct, ALPHA_BUS_PCI);
    177      1.28      fvdl 	pba.pba_dmat64 = NULL;
    178       1.1       cgd 	pba.pba_pc = &sc->dwlpx_cc.cc_pc;
    179       1.1       cgd 	pba.pba_bus = 0;
    180      1.24   thorpej 	pba.pba_bridgetag = NULL;
    181      1.36    dyoung 	pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY |
    182      1.19   thorpej 	    PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
    183      1.29  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    184       1.1       cgd }
    185       1.1       cgd 
    186       1.1       cgd void
    187      1.34       dsl dwlpx_init(struct dwlpx_softc *sc)
    188       1.1       cgd {
    189  1.37.2.1      yamt 	uint32_t ctl;
    190       1.1       cgd 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
    191      1.23   thorpej 	unsigned long vec, ls = DWLPX_SYSBASE(sc);
    192      1.23   thorpej 	int i;
    193       1.1       cgd 
    194       1.1       cgd 	if (ccp->cc_initted == 0) {
    195      1.14    mjacob 		/*
    196      1.14    mjacob 		 * On reads, you get a fault if you read a nonexisted HPC.
    197      1.14    mjacob 		 * We know the internal KFTIA hose (hose 0) has only 2 HPCs,
    198      1.14    mjacob 		 * but we can also actually probe for HPCs.
    199      1.14    mjacob 		 * Assume at least one.
    200      1.14    mjacob 		 */
    201      1.14    mjacob 		for (sc->dwlpx_nhpc = 1; sc->dwlpx_nhpc < NHPC;
    202      1.14    mjacob 		    sc->dwlpx_nhpc++) {
    203      1.14    mjacob 			if (badaddr(KV(PCIA_CTL(sc->dwlpx_nhpc) + ls),
    204      1.14    mjacob 			    sizeof (ctl)) != 0) {
    205      1.14    mjacob 				break;
    206      1.14    mjacob 			}
    207      1.14    mjacob 		}
    208      1.14    mjacob 		if (sc->dwlpx_nhpc != NHPC) {
    209      1.14    mjacob 			/* clear (potential) Illegal CSR Address Error */
    210      1.14    mjacob 			REGVAL(PCIA_ERR(0) + DWLPX_SYSBASE(sc)) =
    211      1.14    mjacob 				PCIA_ERR_ALLERR;
    212      1.14    mjacob 		}
    213      1.14    mjacob 
    214      1.10   thorpej 		dwlpx_bus_io_init(&ccp->cc_iot, ccp);
    215      1.10   thorpej 		dwlpx_bus_mem_init(&ccp->cc_memt, ccp);
    216       1.1       cgd 	}
    217       1.1       cgd 	dwlpx_pci_init(&ccp->cc_pc, ccp);
    218       1.1       cgd 	ccp->cc_sc = sc;
    219       1.1       cgd 
    220       1.1       cgd 	/*
    221       1.1       cgd 	 * Establish a precalculated base for convenience's sake.
    222       1.1       cgd 	 */
    223      1.14    mjacob 	ccp->cc_sysbase = ls;
    224       1.1       cgd 
    225       1.1       cgd 	/*
    226      1.14    mjacob 	 * If there are only 2 HPCs, then the 'present' register is not
    227      1.14    mjacob 	 * implemented, so there will only ever be 32K SG entries. Otherwise
    228      1.14    mjacob 	 * any revision greater than zero will have 128K entries.
    229      1.14    mjacob 	 */
    230      1.14    mjacob 	ctl = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
    231      1.14    mjacob 	if (sc->dwlpx_nhpc == 2) {
    232      1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
    233      1.17   thorpej #if 0
    234      1.14    mjacob 	/*
    235      1.14    mjacob 	 * As of 2/25/98- When I enable SG128K, and then have to flip
    236      1.14    mjacob 	 * TBIT below, I get bad SGRAM errors. We'll fix this later
    237      1.14    mjacob 	 * if this gets important.
    238      1.14    mjacob 	 */
    239      1.14    mjacob 	} else if ((ctl >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK) {
    240      1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG128K;
    241      1.14    mjacob #endif
    242      1.14    mjacob 	} else {
    243      1.14    mjacob 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
    244      1.14    mjacob 	}
    245      1.14    mjacob 
    246      1.14    mjacob 	/*
    247       1.1       cgd 	 * Set up interrupt stuff for this DWLPX.
    248       1.1       cgd 	 *
    249       1.1       cgd 	 * Note that all PCI interrupt pins are disabled at this time.
    250       1.1       cgd 	 *
    251       1.1       cgd 	 * Do this even for all HPCs- even for the nonexistent
    252       1.1       cgd 	 * one on hose zero of a KFTIA.
    253       1.1       cgd 	 */
    254      1.23   thorpej 	vec = scb_alloc(dwlpx_errintr, sc);
    255      1.23   thorpej 	if (vec == SCB_ALLOC_FAILED)
    256      1.23   thorpej 		panic("%s: unable to allocate error vector",
    257      1.37      matt 		    device_xname(sc->dwlpx_dev));
    258      1.37      matt 	aprint_normal_dev(sc->dwlpx_dev, "error interrupt at vector 0x%lx\n",
    259      1.37      matt 	    vec);
    260       1.1       cgd 	for (i = 0; i < NHPC; i++) {
    261       1.1       cgd 		REGVAL(PCIA_IMASK(i) + ccp->cc_sysbase) = DWLPX_IMASK_DFLT;
    262      1.23   thorpej 		REGVAL(PCIA_ERRVEC(i) + ccp->cc_sysbase) = vec;
    263       1.1       cgd 	}
    264      1.23   thorpej 
    265       1.1       cgd 	/*
    266       1.1       cgd 	 * Establish HAE values, as well as make sure of sanity elsewhere.
    267       1.1       cgd 	 */
    268       1.1       cgd 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    269      1.14    mjacob 		ctl = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase);
    270       1.1       cgd 		ctl &= 0x0fffffff;
    271       1.9    mjacob 		ctl &= ~(PCIA_CTL_MHAE(0x1f) | PCIA_CTL_IHAE(0x1f));
    272       1.9    mjacob 		/*
    273       1.9    mjacob 		 * I originally also had it or'ing in 3, which makes no sense.
    274       1.9    mjacob 		 */
    275       1.9    mjacob 
    276       1.9    mjacob 		ctl |= PCIA_CTL_RMMENA | PCIA_CTL_RMMARB;
    277       1.9    mjacob 
    278       1.9    mjacob 		/*
    279       1.9    mjacob 		 * Only valid if we're attached to a KFTIA or a KTHA.
    280       1.9    mjacob 		 */
    281       1.9    mjacob 		ctl |= PCIA_CTL_3UP;
    282       1.9    mjacob 
    283       1.9    mjacob 		ctl |= PCIA_CTL_CUTENA;
    284       1.9    mjacob 
    285      1.14    mjacob 		/*
    286      1.14    mjacob 		 * Fit in appropriate S/G Map Ram size.
    287      1.14    mjacob 		 */
    288      1.14    mjacob 		if (sc->dwlpx_sgmapsz == DWLPX_SG32K)
    289      1.14    mjacob 			ctl |= PCIA_CTL_SG32K;
    290      1.14    mjacob 		else if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
    291      1.14    mjacob 			ctl |= PCIA_CTL_SG128K;
    292      1.14    mjacob 		else
    293      1.14    mjacob 			ctl |= PCIA_CTL_SG32K;
    294      1.14    mjacob 
    295       1.1       cgd 		REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = ctl;
    296       1.1       cgd 	}
    297      1.14    mjacob 	/*
    298      1.14    mjacob 	 * Enable TBIT if required
    299      1.14    mjacob 	 */
    300      1.14    mjacob 	if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
    301      1.14    mjacob 		REGVAL(PCIA_TBIT + ccp->cc_sysbase) = 1;
    302      1.14    mjacob 	alpha_mb();
    303       1.1       cgd 	ccp->cc_initted = 1;
    304      1.14    mjacob }
    305      1.14    mjacob 
    306      1.14    mjacob void
    307      1.34       dsl dwlpx_errintr(void *arg, unsigned long vec)
    308      1.14    mjacob {
    309      1.23   thorpej 	struct dwlpx_softc *sc = arg;
    310      1.23   thorpej 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
    311      1.23   thorpej 	int i;
    312      1.14    mjacob 	struct {
    313  1.37.2.1      yamt 		uint32_t err;
    314  1.37.2.1      yamt 		uint32_t addr;
    315      1.14    mjacob 	} hpcs[NHPC];
    316      1.14    mjacob 
    317      1.14    mjacob 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    318      1.14    mjacob 		hpcs[i].err = REGVAL(PCIA_ERR(i) + ccp->cc_sysbase);
    319      1.14    mjacob 		hpcs[i].addr = REGVAL(PCIA_FADR(i) + ccp->cc_sysbase);
    320      1.14    mjacob 	}
    321      1.37      matt 	aprint_error_dev(sc->dwlpx_dev, "node %d hose %d error interrupt\n",
    322      1.37      matt 	    sc->dwlpx_node, sc->dwlpx_hosenum);
    323      1.14    mjacob 
    324      1.14    mjacob 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
    325      1.14    mjacob 		if ((hpcs[i].err & PCIA_ERR_ERROR) == 0)
    326      1.14    mjacob 			continue;
    327      1.37      matt 		aprint_error("\tHPC %d: ERR=0x%08x; DMA %s Memory, "
    328      1.14    mjacob 			"Failing Address 0x%x\n",
    329      1.14    mjacob 			i, hpcs[i].err, hpcs[i].addr & 0x1? "write to" :
    330      1.14    mjacob 			"read from", hpcs[i].addr & ~3);
    331      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_SERR_L)
    332      1.37      matt 			aprint_error("\t       PCI device asserted SERR_L\n");
    333      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ILAT)
    334      1.37      matt 			aprint_error("\t       Incremental Latency Exceeded\n");
    335      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_SGPRTY)
    336      1.37      matt 			aprint_error("\t       CPU access of SG RAM Parity Error\n");
    337      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ILLCSR)
    338      1.37      matt 			aprint_error("\t       Illegal CSR Address Error\n");
    339      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_PCINXM)
    340      1.37      matt 			aprint_error("\t       Nonexistent PCI Address Error\n");
    341      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DSCERR)
    342      1.37      matt 			aprint_error("\t       PCI Target Disconnect Error\n");
    343      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_ABRT)
    344      1.37      matt 			aprint_error("\t       PCI Target Abort Error\n");
    345      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_WPRTY)
    346      1.37      matt 			aprint_error("\t       PCI Write Parity Error\n");
    347      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DPERR)
    348      1.37      matt 			aprint_error("\t       PCI Data Parity Error\n");
    349      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_APERR)
    350      1.37      matt 			aprint_error("\t       PCI Address Parity Error\n");
    351      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DFLT)
    352      1.37      matt 			aprint_error("\t       SG Map RAM Invalid Entry Error\n");
    353      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DPRTY)
    354      1.37      matt 			aprint_error("\t       DMA access of SG RAM Parity Error\n");
    355      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_DRPERR)
    356      1.37      matt 			aprint_error("\t       DMA Read Return Parity Error\n");
    357      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MABRT)
    358      1.37      matt 			aprint_error("\t       PCI Master Abort Error\n");
    359      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_CPRTY)
    360      1.37      matt 			aprint_error("\t       CSR Parity Error\n");
    361      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_COVR)
    362      1.37      matt 			aprint_error("\t       CSR Overrun Error\n");
    363      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MBPERR)
    364      1.37      matt 			aprint_error("\t       Mailbox Parity Error\n");
    365      1.14    mjacob 		if (hpcs[i].err & PCIA_ERR_MBILI)
    366      1.37      matt 			aprint_error("\t       Mailbox Illegal Length Error\n");
    367      1.14    mjacob 		REGVAL(PCIA_ERR(i) + ccp->cc_sysbase) = hpcs[i].err;
    368      1.14    mjacob 	}
    369       1.1       cgd }
    370