dwlpx_pci.c revision 1.13 1 1.13 dsl /* $NetBSD: dwlpx_pci.c,v 1.13 2009/03/14 14:45:53 dsl Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.2 cgd * Copyright (c) 1997 by Matthew Jacob
5 1.1 cgd * NASA AMES Research Center.
6 1.1 cgd * All rights reserved.
7 1.1 cgd *
8 1.1 cgd * Redistribution and use in source and binary forms, with or without
9 1.1 cgd * modification, are permitted provided that the following conditions
10 1.1 cgd * are met:
11 1.1 cgd * 1. Redistributions of source code must retain the above copyright
12 1.1 cgd * notice immediately at the beginning of the file, without modification,
13 1.1 cgd * this list of conditions, and the following disclaimer.
14 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cgd * notice, this list of conditions and the following disclaimer in the
16 1.1 cgd * documentation and/or other materials provided with the distribution.
17 1.1 cgd * 3. The name of the author may not be used to endorse or promote products
18 1.1 cgd * derived from this software without specific prior written permission.
19 1.1 cgd *
20 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
24 1.1 cgd * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 1.1 cgd * SUCH DAMAGE.
31 1.1 cgd */
32 1.5 cgd
33 1.6 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
34 1.6 cgd
35 1.13 dsl __KERNEL_RCSID(0, "$NetBSD: dwlpx_pci.c,v 1.13 2009/03/14 14:45:53 dsl Exp $");
36 1.1 cgd
37 1.1 cgd #include <sys/param.h>
38 1.1 cgd #include <sys/systm.h>
39 1.1 cgd #include <sys/kernel.h>
40 1.1 cgd #include <sys/device.h>
41 1.10 mrg
42 1.10 mrg #include <uvm/uvm_extern.h>
43 1.1 cgd
44 1.1 cgd #include <dev/pci/pcireg.h>
45 1.1 cgd #include <dev/pci/pcivar.h>
46 1.1 cgd #include <alpha/tlsb/tlsbreg.h>
47 1.1 cgd #include <alpha/pci/dwlpxreg.h>
48 1.1 cgd #include <alpha/pci/dwlpxvar.h>
49 1.1 cgd
50 1.12 christos #define KV(_addr) ((void *)ALPHA_PHYS_TO_K0SEG((_addr)))
51 1.1 cgd
52 1.13 dsl void dwlpx_attach_hook(struct device *, struct device *,
53 1.13 dsl struct pcibus_attach_args *);
54 1.13 dsl int dwlpx_bus_maxdevs(void *, int);
55 1.13 dsl pcitag_t dwlpx_make_tag(void *, int, int, int);
56 1.13 dsl void dwlpx_decompose_tag(void *, pcitag_t, int *, int *,
57 1.13 dsl int *);
58 1.13 dsl pcireg_t dwlpx_conf_read(void *, pcitag_t, int);
59 1.13 dsl void dwlpx_conf_write(void *, pcitag_t, int, pcireg_t);
60 1.1 cgd
61 1.1 cgd void
62 1.1 cgd dwlpx_pci_init(pc, v)
63 1.1 cgd pci_chipset_tag_t pc;
64 1.1 cgd void *v;
65 1.1 cgd {
66 1.1 cgd pc->pc_conf_v = v;
67 1.1 cgd pc->pc_attach_hook = dwlpx_attach_hook;
68 1.1 cgd pc->pc_bus_maxdevs = dwlpx_bus_maxdevs;
69 1.1 cgd pc->pc_make_tag = dwlpx_make_tag;
70 1.1 cgd pc->pc_decompose_tag = dwlpx_decompose_tag;
71 1.1 cgd pc->pc_conf_read = dwlpx_conf_read;
72 1.1 cgd pc->pc_conf_write = dwlpx_conf_write;
73 1.1 cgd }
74 1.1 cgd
75 1.1 cgd void
76 1.1 cgd dwlpx_attach_hook(parent, self, pba)
77 1.1 cgd struct device *parent, *self;
78 1.1 cgd struct pcibus_attach_args *pba;
79 1.1 cgd {
80 1.1 cgd #if 0
81 1.1 cgd struct dwlpx_config *ccp = pba->pba_pc->pc_conf_v;
82 1.1 cgd printf("dwlpx_attach_hook for %s\n", ccp->cc_sc->dwlpx_dev.dv_xname);
83 1.1 cgd #endif
84 1.1 cgd }
85 1.1 cgd
86 1.1 cgd int
87 1.1 cgd dwlpx_bus_maxdevs(cpv, busno)
88 1.1 cgd void *cpv;
89 1.1 cgd int busno;
90 1.1 cgd {
91 1.1 cgd return DWLPX_MAXDEV;
92 1.1 cgd }
93 1.1 cgd
94 1.1 cgd pcitag_t
95 1.1 cgd dwlpx_make_tag(cpv, b, d, f)
96 1.1 cgd void *cpv;
97 1.1 cgd int b, d, f;
98 1.1 cgd {
99 1.1 cgd pcitag_t tag;
100 1.1 cgd int hpcdev, pci_idsel;
101 1.1 cgd
102 1.1 cgd pci_idsel = (1 << ((d & 0x3) + 2));
103 1.1 cgd hpcdev = d >> 2;
104 1.1 cgd tag = (b << 24) | (hpcdev << 22) | (pci_idsel << 16) | (f << 13);
105 1.1 cgd return (tag);
106 1.1 cgd }
107 1.1 cgd
108 1.1 cgd void
109 1.1 cgd dwlpx_decompose_tag(cpv, tag, bp, dp, fp)
110 1.1 cgd void *cpv;
111 1.1 cgd pcitag_t tag;
112 1.1 cgd int *bp, *dp, *fp;
113 1.1 cgd {
114 1.1 cgd
115 1.1 cgd if (bp != NULL)
116 1.1 cgd *bp = (tag >> 24) & 0xff;
117 1.1 cgd if (dp != NULL) {
118 1.1 cgd int j, i = (tag >> 18) & 0xf;
119 1.1 cgd j = -1;
120 1.1 cgd while (i != 0) {
121 1.1 cgd j++;
122 1.1 cgd i >>= 1;
123 1.1 cgd }
124 1.1 cgd j += (((tag >> 22) & 3) << 2);
125 1.1 cgd *dp = j;
126 1.1 cgd }
127 1.1 cgd if (fp != NULL)
128 1.1 cgd *fp = (tag >> 13) & 0x7;
129 1.1 cgd }
130 1.1 cgd
131 1.1 cgd pcireg_t
132 1.1 cgd dwlpx_conf_read(cpv, tag, offset)
133 1.1 cgd void *cpv;
134 1.1 cgd pcitag_t tag;
135 1.1 cgd int offset;
136 1.1 cgd {
137 1.1 cgd struct dwlpx_config *ccp = cpv;
138 1.1 cgd struct dwlpx_softc *sc;
139 1.1 cgd pcireg_t *dp, data = (pcireg_t) -1;
140 1.1 cgd unsigned long paddr;
141 1.1 cgd int secondary, i, s = 0;
142 1.1 cgd u_int32_t rvp;
143 1.1 cgd
144 1.1 cgd if (ccp == NULL) {
145 1.11 provos panic("NULL ccp in dwlpx_conf_read");
146 1.1 cgd }
147 1.1 cgd sc = ccp->cc_sc;
148 1.1 cgd secondary = tag >> 24;
149 1.1 cgd if (secondary) {
150 1.1 cgd tag &= 0x1fffff;
151 1.1 cgd tag |= (secondary << 21);
152 1.1 cgd
153 1.4 cgd #if 0
154 1.1 cgd printf("read secondary %d reg %x (tag %x)",
155 1.1 cgd secondary, offset, tag);
156 1.1 cgd #endif
157 1.1 cgd
158 1.1 cgd alpha_pal_draina();
159 1.1 cgd s = splhigh();
160 1.1 cgd /*
161 1.1 cgd * Set up HPCs for type 1 cycles.
162 1.1 cgd */
163 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
164 1.7 mjacob rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) |
165 1.7 mjacob PCIA_CTL_T1CYC;
166 1.1 cgd alpha_mb();
167 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
168 1.1 cgd alpha_mb();
169 1.1 cgd }
170 1.1 cgd }
171 1.1 cgd paddr = (unsigned long) tag;
172 1.1 cgd paddr |= DWLPX_PCI_CONF;
173 1.1 cgd paddr |= ((unsigned long) ((offset >> 2) << 7));
174 1.1 cgd paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
175 1.1 cgd paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
176 1.1 cgd paddr |= (1LL << 39);
177 1.9 mjacob paddr |= (3LL << 3); /* 32 Bit PCI byte enables */
178 1.1 cgd
179 1.1 cgd dp = (pcireg_t *)KV(paddr);
180 1.1 cgd if (badaddr(dp, sizeof (*dp)) == 0) {
181 1.1 cgd data = *dp;
182 1.1 cgd }
183 1.1 cgd if (secondary) {
184 1.1 cgd alpha_pal_draina();
185 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
186 1.7 mjacob rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) &
187 1.7 mjacob ~PCIA_CTL_T1CYC;
188 1.1 cgd alpha_mb();
189 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
190 1.1 cgd alpha_mb();
191 1.1 cgd }
192 1.1 cgd (void) splx(s);
193 1.4 cgd #if 0
194 1.1 cgd printf("=%x\n", data);
195 1.1 cgd #endif
196 1.1 cgd }
197 1.1 cgd return (data);
198 1.1 cgd }
199 1.1 cgd
200 1.1 cgd void
201 1.1 cgd dwlpx_conf_write(cpv, tag, offset, data)
202 1.1 cgd void *cpv;
203 1.1 cgd pcitag_t tag;
204 1.1 cgd int offset;
205 1.1 cgd pcireg_t data;
206 1.1 cgd {
207 1.1 cgd struct dwlpx_config *ccp = cpv;
208 1.1 cgd struct dwlpx_softc *sc;
209 1.1 cgd pcireg_t *dp;
210 1.1 cgd unsigned long paddr;
211 1.1 cgd int secondary, i, s = 0;
212 1.1 cgd u_int32_t rvp;
213 1.1 cgd
214 1.1 cgd if (ccp == NULL) {
215 1.11 provos panic("NULL ccp in dwlpx_conf_write");
216 1.1 cgd }
217 1.1 cgd sc = ccp->cc_sc;
218 1.1 cgd secondary = tag >> 24;
219 1.1 cgd if (secondary) {
220 1.1 cgd tag &= 0x1fffff;
221 1.1 cgd tag |= (secondary << 21);
222 1.4 cgd #if 0
223 1.1 cgd printf("write secondary %d reg %x (tag %x) with %x\n",
224 1.1 cgd secondary, offset, tag, data);
225 1.1 cgd #endif
226 1.1 cgd
227 1.1 cgd alpha_pal_draina();
228 1.1 cgd s = splhigh();
229 1.1 cgd /*
230 1.1 cgd * Set up HPCs for type 1 cycles.
231 1.1 cgd */
232 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
233 1.7 mjacob rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) |
234 1.7 mjacob PCIA_CTL_T1CYC;
235 1.1 cgd alpha_mb();
236 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
237 1.1 cgd alpha_mb();
238 1.1 cgd }
239 1.1 cgd }
240 1.1 cgd paddr = (unsigned long) tag;
241 1.1 cgd paddr |= DWLPX_PCI_CONF;
242 1.1 cgd paddr |= ((unsigned long) ((offset >> 2) << 7));
243 1.1 cgd paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
244 1.1 cgd paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
245 1.1 cgd paddr |= (1LL << 39);
246 1.9 mjacob paddr |= (3LL << 3); /* 32 bit PCI byte enables */
247 1.1 cgd
248 1.1 cgd dp = (pcireg_t *)KV(paddr);
249 1.1 cgd *dp = data;
250 1.1 cgd alpha_mb();
251 1.1 cgd if (secondary) {
252 1.1 cgd alpha_pal_draina();
253 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
254 1.7 mjacob rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) &
255 1.7 mjacob ~PCIA_CTL_T1CYC;
256 1.1 cgd alpha_mb();
257 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
258 1.1 cgd alpha_mb();
259 1.1 cgd }
260 1.1 cgd (void) splx(s);
261 1.1 cgd }
262 1.1 cgd }
263