dwlpx_pci.c revision 1.6 1 1.6 cgd /* $NetBSD: dwlpx_pci.c,v 1.6 1997/04/07 23:40:34 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.2 cgd * Copyright (c) 1997 by Matthew Jacob
5 1.1 cgd * NASA AMES Research Center.
6 1.1 cgd * All rights reserved.
7 1.1 cgd *
8 1.1 cgd * Redistribution and use in source and binary forms, with or without
9 1.1 cgd * modification, are permitted provided that the following conditions
10 1.1 cgd * are met:
11 1.1 cgd * 1. Redistributions of source code must retain the above copyright
12 1.1 cgd * notice immediately at the beginning of the file, without modification,
13 1.1 cgd * this list of conditions, and the following disclaimer.
14 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cgd * notice, this list of conditions and the following disclaimer in the
16 1.1 cgd * documentation and/or other materials provided with the distribution.
17 1.1 cgd * 3. The name of the author may not be used to endorse or promote products
18 1.1 cgd * derived from this software without specific prior written permission.
19 1.1 cgd *
20 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
24 1.1 cgd * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 1.1 cgd * SUCH DAMAGE.
31 1.1 cgd */
32 1.5 cgd
33 1.6 cgd #include <machine/options.h> /* Config options headers */
34 1.6 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
35 1.6 cgd
36 1.6 cgd __KERNEL_RCSID(0, "$NetBSD: dwlpx_pci.c,v 1.6 1997/04/07 23:40:34 cgd Exp $");
37 1.1 cgd
38 1.1 cgd #include <sys/param.h>
39 1.1 cgd #include <sys/systm.h>
40 1.1 cgd #include <sys/kernel.h>
41 1.1 cgd #include <sys/device.h>
42 1.1 cgd #include <vm/vm.h>
43 1.1 cgd
44 1.1 cgd #include <dev/pci/pcireg.h>
45 1.1 cgd #include <dev/pci/pcivar.h>
46 1.1 cgd #include <alpha/tlsb/tlsbreg.h>
47 1.1 cgd #include <alpha/pci/dwlpxreg.h>
48 1.1 cgd #include <alpha/pci/dwlpxvar.h>
49 1.1 cgd
50 1.4 cgd #define DO_SECONDARIES 1
51 1.1 cgd
52 1.1 cgd #define KV(_addr) ((caddr_t)ALPHA_PHYS_TO_K0SEG((_addr)))
53 1.1 cgd
54 1.1 cgd void dwlpx_attach_hook __P((struct device *, struct device *,
55 1.1 cgd struct pcibus_attach_args *));
56 1.1 cgd int dwlpx_bus_maxdevs __P((void *, int));
57 1.1 cgd pcitag_t dwlpx_make_tag __P((void *, int, int, int));
58 1.1 cgd void dwlpx_decompose_tag __P((void *, pcitag_t, int *, int *,
59 1.1 cgd int *));
60 1.1 cgd pcireg_t dwlpx_conf_read __P((void *, pcitag_t, int));
61 1.1 cgd void dwlpx_conf_write __P((void *, pcitag_t, int, pcireg_t));
62 1.1 cgd
63 1.1 cgd void
64 1.1 cgd dwlpx_pci_init(pc, v)
65 1.1 cgd pci_chipset_tag_t pc;
66 1.1 cgd void *v;
67 1.1 cgd {
68 1.1 cgd pc->pc_conf_v = v;
69 1.1 cgd pc->pc_attach_hook = dwlpx_attach_hook;
70 1.1 cgd pc->pc_bus_maxdevs = dwlpx_bus_maxdevs;
71 1.1 cgd pc->pc_make_tag = dwlpx_make_tag;
72 1.1 cgd pc->pc_decompose_tag = dwlpx_decompose_tag;
73 1.1 cgd pc->pc_conf_read = dwlpx_conf_read;
74 1.1 cgd pc->pc_conf_write = dwlpx_conf_write;
75 1.1 cgd }
76 1.1 cgd
77 1.1 cgd void
78 1.1 cgd dwlpx_attach_hook(parent, self, pba)
79 1.1 cgd struct device *parent, *self;
80 1.1 cgd struct pcibus_attach_args *pba;
81 1.1 cgd {
82 1.1 cgd #if 0
83 1.1 cgd struct dwlpx_config *ccp = pba->pba_pc->pc_conf_v;
84 1.1 cgd printf("dwlpx_attach_hook for %s\n", ccp->cc_sc->dwlpx_dev.dv_xname);
85 1.1 cgd #endif
86 1.1 cgd }
87 1.1 cgd
88 1.1 cgd int
89 1.1 cgd dwlpx_bus_maxdevs(cpv, busno)
90 1.1 cgd void *cpv;
91 1.1 cgd int busno;
92 1.1 cgd {
93 1.1 cgd return DWLPX_MAXDEV;
94 1.1 cgd }
95 1.1 cgd
96 1.1 cgd pcitag_t
97 1.1 cgd dwlpx_make_tag(cpv, b, d, f)
98 1.1 cgd void *cpv;
99 1.1 cgd int b, d, f;
100 1.1 cgd {
101 1.1 cgd pcitag_t tag;
102 1.1 cgd int hpcdev, pci_idsel;
103 1.1 cgd
104 1.1 cgd pci_idsel = (1 << ((d & 0x3) + 2));
105 1.1 cgd hpcdev = d >> 2;
106 1.1 cgd tag = (b << 24) | (hpcdev << 22) | (pci_idsel << 16) | (f << 13);
107 1.1 cgd return (tag);
108 1.1 cgd }
109 1.1 cgd
110 1.1 cgd void
111 1.1 cgd dwlpx_decompose_tag(cpv, tag, bp, dp, fp)
112 1.1 cgd void *cpv;
113 1.1 cgd pcitag_t tag;
114 1.1 cgd int *bp, *dp, *fp;
115 1.1 cgd {
116 1.1 cgd
117 1.1 cgd if (bp != NULL)
118 1.1 cgd *bp = (tag >> 24) & 0xff;
119 1.1 cgd if (dp != NULL) {
120 1.1 cgd int j, i = (tag >> 18) & 0xf;
121 1.1 cgd j = -1;
122 1.1 cgd while (i != 0) {
123 1.1 cgd j++;
124 1.1 cgd i >>= 1;
125 1.1 cgd }
126 1.1 cgd j += (((tag >> 22) & 3) << 2);
127 1.1 cgd *dp = j;
128 1.1 cgd }
129 1.1 cgd if (fp != NULL)
130 1.1 cgd *fp = (tag >> 13) & 0x7;
131 1.1 cgd }
132 1.1 cgd
133 1.1 cgd pcireg_t
134 1.1 cgd dwlpx_conf_read(cpv, tag, offset)
135 1.1 cgd void *cpv;
136 1.1 cgd pcitag_t tag;
137 1.1 cgd int offset;
138 1.1 cgd {
139 1.1 cgd struct dwlpx_config *ccp = cpv;
140 1.1 cgd struct dwlpx_softc *sc;
141 1.1 cgd pcireg_t *dp, data = (pcireg_t) -1;
142 1.1 cgd unsigned long paddr;
143 1.1 cgd int secondary, i, s = 0;
144 1.1 cgd u_int32_t rvp;
145 1.1 cgd
146 1.1 cgd if (ccp == NULL) {
147 1.1 cgd panic("NULL ccp in dwlpx_conf_read\n");
148 1.1 cgd }
149 1.1 cgd sc = ccp->cc_sc;
150 1.1 cgd secondary = tag >> 24;
151 1.1 cgd if (secondary) {
152 1.1 cgd #ifdef DO_SECONDARIES
153 1.1 cgd tag &= 0x1fffff;
154 1.1 cgd tag |= (secondary << 21);
155 1.1 cgd
156 1.4 cgd #if 0
157 1.1 cgd printf("read secondary %d reg %x (tag %x)",
158 1.1 cgd secondary, offset, tag);
159 1.1 cgd #endif
160 1.1 cgd
161 1.1 cgd alpha_pal_draina();
162 1.1 cgd s = splhigh();
163 1.1 cgd /*
164 1.1 cgd * Set up HPCs for type 1 cycles.
165 1.1 cgd */
166 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
167 1.1 cgd rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) | 1;
168 1.1 cgd alpha_mb();
169 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
170 1.1 cgd alpha_mb();
171 1.1 cgd }
172 1.1 cgd #else
173 1.1 cgd return (data);
174 1.1 cgd #endif
175 1.1 cgd }
176 1.1 cgd paddr = (unsigned long) tag;
177 1.1 cgd paddr |= DWLPX_PCI_CONF;
178 1.1 cgd paddr |= ((unsigned long) ((offset >> 2) << 7));
179 1.1 cgd paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
180 1.1 cgd paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
181 1.1 cgd paddr |= (1LL << 39);
182 1.3 cgd paddr |= (1LL << 3); /* 32 Bit PCI byte enables */
183 1.1 cgd
184 1.1 cgd dp = (pcireg_t *)KV(paddr);
185 1.1 cgd if (badaddr(dp, sizeof (*dp)) == 0) {
186 1.1 cgd data = *dp;
187 1.1 cgd }
188 1.1 cgd if (secondary) {
189 1.1 cgd alpha_pal_draina();
190 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
191 1.1 cgd rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) & ~1;
192 1.1 cgd alpha_mb();
193 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
194 1.1 cgd alpha_mb();
195 1.1 cgd }
196 1.1 cgd (void) splx(s);
197 1.1 cgd #ifdef DO_SECONDARIES
198 1.4 cgd #if 0
199 1.1 cgd printf("=%x\n", data);
200 1.1 cgd #endif
201 1.1 cgd #endif
202 1.1 cgd }
203 1.1 cgd return (data);
204 1.1 cgd }
205 1.1 cgd
206 1.1 cgd void
207 1.1 cgd dwlpx_conf_write(cpv, tag, offset, data)
208 1.1 cgd void *cpv;
209 1.1 cgd pcitag_t tag;
210 1.1 cgd int offset;
211 1.1 cgd pcireg_t data;
212 1.1 cgd {
213 1.1 cgd struct dwlpx_config *ccp = cpv;
214 1.1 cgd struct dwlpx_softc *sc;
215 1.1 cgd pcireg_t *dp;
216 1.1 cgd unsigned long paddr;
217 1.1 cgd int secondary, i, s = 0;
218 1.1 cgd u_int32_t rvp;
219 1.1 cgd
220 1.1 cgd if (ccp == NULL) {
221 1.1 cgd panic("NULL ccp in dwlpx_conf_write\n");
222 1.1 cgd }
223 1.1 cgd sc = ccp->cc_sc;
224 1.1 cgd secondary = tag >> 24;
225 1.1 cgd if (secondary) {
226 1.1 cgd tag &= 0x1fffff;
227 1.1 cgd tag |= (secondary << 21);
228 1.4 cgd #if 0
229 1.1 cgd printf("write secondary %d reg %x (tag %x) with %x\n",
230 1.1 cgd secondary, offset, tag, data);
231 1.1 cgd #endif
232 1.1 cgd
233 1.1 cgd alpha_pal_draina();
234 1.1 cgd s = splhigh();
235 1.1 cgd /*
236 1.1 cgd * Set up HPCs for type 1 cycles.
237 1.1 cgd */
238 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
239 1.1 cgd rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) | 1;
240 1.1 cgd alpha_mb();
241 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
242 1.1 cgd alpha_mb();
243 1.1 cgd }
244 1.1 cgd }
245 1.1 cgd paddr = (unsigned long) tag;
246 1.1 cgd paddr |= DWLPX_PCI_CONF;
247 1.1 cgd paddr |= ((unsigned long) ((offset >> 2) << 7));
248 1.1 cgd paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
249 1.1 cgd paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
250 1.1 cgd paddr |= (1LL << 39);
251 1.3 cgd paddr |= (1LL << 3); /* 32 bit PCI byte enables */
252 1.1 cgd
253 1.1 cgd dp = (pcireg_t *)KV(paddr);
254 1.1 cgd *dp = data;
255 1.1 cgd alpha_mb();
256 1.1 cgd if (secondary) {
257 1.1 cgd alpha_pal_draina();
258 1.1 cgd for (i = 0; i < sc->dwlpx_nhpc; i++) {
259 1.1 cgd rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) & ~1;
260 1.1 cgd alpha_mb();
261 1.1 cgd REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
262 1.1 cgd alpha_mb();
263 1.1 cgd }
264 1.1 cgd (void) splx(s);
265 1.1 cgd }
266 1.1 cgd }
267