Home | History | Annotate | Line # | Download | only in pci
dwlpx_pci.c revision 1.9
      1  1.9  mjacob /* $NetBSD: dwlpx_pci.c,v 1.9 1998/04/15 00:48:58 mjacob Exp $ */
      2  1.1     cgd 
      3  1.1     cgd /*
      4  1.2     cgd  * Copyright (c) 1997 by Matthew Jacob
      5  1.1     cgd  * NASA AMES Research Center.
      6  1.1     cgd  * All rights reserved.
      7  1.1     cgd  *
      8  1.1     cgd  * Redistribution and use in source and binary forms, with or without
      9  1.1     cgd  * modification, are permitted provided that the following conditions
     10  1.1     cgd  * are met:
     11  1.1     cgd  * 1. Redistributions of source code must retain the above copyright
     12  1.1     cgd  *    notice immediately at the beginning of the file, without modification,
     13  1.1     cgd  *    this list of conditions, and the following disclaimer.
     14  1.1     cgd  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1     cgd  *    notice, this list of conditions and the following disclaimer in the
     16  1.1     cgd  *    documentation and/or other materials provided with the distribution.
     17  1.1     cgd  * 3. The name of the author may not be used to endorse or promote products
     18  1.1     cgd  *    derived from this software without specific prior written permission.
     19  1.1     cgd  *
     20  1.1     cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     21  1.1     cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  1.1     cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  1.1     cgd  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     24  1.1     cgd  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25  1.1     cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26  1.1     cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27  1.1     cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28  1.1     cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29  1.1     cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30  1.1     cgd  * SUCH DAMAGE.
     31  1.1     cgd  */
     32  1.5     cgd 
     33  1.6     cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     34  1.6     cgd 
     35  1.9  mjacob __KERNEL_RCSID(0, "$NetBSD: dwlpx_pci.c,v 1.9 1998/04/15 00:48:58 mjacob Exp $");
     36  1.1     cgd 
     37  1.1     cgd #include <sys/param.h>
     38  1.1     cgd #include <sys/systm.h>
     39  1.1     cgd #include <sys/kernel.h>
     40  1.1     cgd #include <sys/device.h>
     41  1.1     cgd #include <vm/vm.h>
     42  1.1     cgd 
     43  1.1     cgd #include <dev/pci/pcireg.h>
     44  1.1     cgd #include <dev/pci/pcivar.h>
     45  1.1     cgd #include <alpha/tlsb/tlsbreg.h>
     46  1.1     cgd #include <alpha/pci/dwlpxreg.h>
     47  1.1     cgd #include <alpha/pci/dwlpxvar.h>
     48  1.1     cgd 
     49  1.1     cgd #define	KV(_addr)	((caddr_t)ALPHA_PHYS_TO_K0SEG((_addr)))
     50  1.1     cgd 
     51  1.1     cgd void		dwlpx_attach_hook __P((struct device *, struct device *,
     52  1.1     cgd 		    struct pcibus_attach_args *));
     53  1.1     cgd int		dwlpx_bus_maxdevs __P((void *, int));
     54  1.1     cgd pcitag_t	dwlpx_make_tag __P((void *, int, int, int));
     55  1.1     cgd void		dwlpx_decompose_tag __P((void *, pcitag_t, int *, int *,
     56  1.1     cgd 		    int *));
     57  1.1     cgd pcireg_t	dwlpx_conf_read __P((void *, pcitag_t, int));
     58  1.1     cgd void		dwlpx_conf_write __P((void *, pcitag_t, int, pcireg_t));
     59  1.1     cgd 
     60  1.1     cgd void
     61  1.1     cgd dwlpx_pci_init(pc, v)
     62  1.1     cgd 	pci_chipset_tag_t pc;
     63  1.1     cgd 	void *v;
     64  1.1     cgd {
     65  1.1     cgd 	pc->pc_conf_v = v;
     66  1.1     cgd 	pc->pc_attach_hook = dwlpx_attach_hook;
     67  1.1     cgd 	pc->pc_bus_maxdevs = dwlpx_bus_maxdevs;
     68  1.1     cgd 	pc->pc_make_tag = dwlpx_make_tag;
     69  1.1     cgd 	pc->pc_decompose_tag = dwlpx_decompose_tag;
     70  1.1     cgd 	pc->pc_conf_read = dwlpx_conf_read;
     71  1.1     cgd 	pc->pc_conf_write = dwlpx_conf_write;
     72  1.1     cgd }
     73  1.1     cgd 
     74  1.1     cgd void
     75  1.1     cgd dwlpx_attach_hook(parent, self, pba)
     76  1.1     cgd 	struct device *parent, *self;
     77  1.1     cgd 	struct pcibus_attach_args *pba;
     78  1.1     cgd {
     79  1.1     cgd #if	0
     80  1.1     cgd 	struct dwlpx_config *ccp = pba->pba_pc->pc_conf_v;
     81  1.1     cgd 	printf("dwlpx_attach_hook for %s\n", ccp->cc_sc->dwlpx_dev.dv_xname);
     82  1.1     cgd #endif
     83  1.1     cgd }
     84  1.1     cgd 
     85  1.1     cgd int
     86  1.1     cgd dwlpx_bus_maxdevs(cpv, busno)
     87  1.1     cgd 	void *cpv;
     88  1.1     cgd 	int busno;
     89  1.1     cgd {
     90  1.1     cgd 	return DWLPX_MAXDEV;
     91  1.1     cgd }
     92  1.1     cgd 
     93  1.1     cgd pcitag_t
     94  1.1     cgd dwlpx_make_tag(cpv, b, d, f)
     95  1.1     cgd 	void *cpv;
     96  1.1     cgd 	int b, d, f;
     97  1.1     cgd {
     98  1.1     cgd 	pcitag_t tag;
     99  1.1     cgd 	int hpcdev, pci_idsel;
    100  1.1     cgd 
    101  1.1     cgd 	pci_idsel = (1 << ((d & 0x3) + 2));
    102  1.1     cgd 	hpcdev = d >> 2;
    103  1.1     cgd 	tag = (b << 24) | (hpcdev << 22) | (pci_idsel << 16) | (f << 13);
    104  1.1     cgd 	return (tag);
    105  1.1     cgd }
    106  1.1     cgd 
    107  1.1     cgd void
    108  1.1     cgd dwlpx_decompose_tag(cpv, tag, bp, dp, fp)
    109  1.1     cgd 	void *cpv;
    110  1.1     cgd 	pcitag_t tag;
    111  1.1     cgd 	int *bp, *dp, *fp;
    112  1.1     cgd {
    113  1.1     cgd 
    114  1.1     cgd 	if (bp != NULL)
    115  1.1     cgd 		*bp = (tag >> 24) & 0xff;
    116  1.1     cgd 	if (dp != NULL) {
    117  1.1     cgd 		int j, i = (tag >> 18) & 0xf;
    118  1.1     cgd 		j = -1;
    119  1.1     cgd 		while (i != 0) {
    120  1.1     cgd 			j++;
    121  1.1     cgd 			i >>= 1;
    122  1.1     cgd 		}
    123  1.1     cgd 		j += (((tag >> 22) & 3) << 2);
    124  1.1     cgd 		*dp = j;
    125  1.1     cgd 	}
    126  1.1     cgd 	if (fp != NULL)
    127  1.1     cgd 		*fp = (tag >> 13) & 0x7;
    128  1.1     cgd }
    129  1.1     cgd 
    130  1.1     cgd pcireg_t
    131  1.1     cgd dwlpx_conf_read(cpv, tag, offset)
    132  1.1     cgd 	void *cpv;
    133  1.1     cgd 	pcitag_t tag;
    134  1.1     cgd 	int offset;
    135  1.1     cgd {
    136  1.1     cgd 	struct dwlpx_config *ccp = cpv;
    137  1.1     cgd 	struct dwlpx_softc *sc;
    138  1.1     cgd 	pcireg_t *dp, data = (pcireg_t) -1;
    139  1.1     cgd 	unsigned long paddr;
    140  1.1     cgd 	int secondary, i, s = 0;
    141  1.1     cgd 	u_int32_t rvp;
    142  1.1     cgd 
    143  1.1     cgd 	if (ccp == NULL) {
    144  1.1     cgd 		panic("NULL ccp in dwlpx_conf_read\n");
    145  1.1     cgd 	}
    146  1.1     cgd 	sc = ccp->cc_sc;
    147  1.1     cgd 	secondary = tag >> 24;
    148  1.1     cgd 	if (secondary) {
    149  1.1     cgd 		tag &= 0x1fffff;
    150  1.1     cgd 		tag |= (secondary << 21);
    151  1.1     cgd 
    152  1.4     cgd #if	0
    153  1.1     cgd 		printf("read secondary %d reg %x (tag %x)",
    154  1.1     cgd 		    secondary, offset, tag);
    155  1.1     cgd #endif
    156  1.1     cgd 
    157  1.1     cgd 		alpha_pal_draina();
    158  1.1     cgd 		s = splhigh();
    159  1.1     cgd 		/*
    160  1.1     cgd 		 * Set up HPCs for type 1 cycles.
    161  1.1     cgd 		 */
    162  1.1     cgd 		for (i = 0; i < sc->dwlpx_nhpc; i++) {
    163  1.7  mjacob 			rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) |
    164  1.7  mjacob 				PCIA_CTL_T1CYC;
    165  1.1     cgd 			alpha_mb();
    166  1.1     cgd 			REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
    167  1.1     cgd 			alpha_mb();
    168  1.1     cgd 		}
    169  1.1     cgd 	}
    170  1.1     cgd 	paddr = (unsigned long) tag;
    171  1.1     cgd 	paddr |= DWLPX_PCI_CONF;
    172  1.1     cgd 	paddr |= ((unsigned long) ((offset >> 2) << 7));
    173  1.1     cgd 	paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
    174  1.1     cgd 	paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
    175  1.1     cgd 	paddr |= (1LL << 39);
    176  1.9  mjacob 	paddr |= (3LL << 3);	/* 32 Bit PCI byte enables */
    177  1.1     cgd 
    178  1.1     cgd 	dp = (pcireg_t *)KV(paddr);
    179  1.1     cgd 	if (badaddr(dp, sizeof (*dp)) == 0) {
    180  1.1     cgd 		data = *dp;
    181  1.1     cgd 	}
    182  1.1     cgd 	if (secondary) {
    183  1.1     cgd 		alpha_pal_draina();
    184  1.1     cgd 		for (i = 0; i < sc->dwlpx_nhpc; i++) {
    185  1.7  mjacob 			rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) &
    186  1.7  mjacob 				~PCIA_CTL_T1CYC;
    187  1.1     cgd 			alpha_mb();
    188  1.1     cgd 			REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
    189  1.1     cgd 			alpha_mb();
    190  1.1     cgd 		}
    191  1.1     cgd 		(void) splx(s);
    192  1.4     cgd #if	0
    193  1.1     cgd 		printf("=%x\n", data);
    194  1.1     cgd #endif
    195  1.1     cgd 	}
    196  1.1     cgd 	return (data);
    197  1.1     cgd }
    198  1.1     cgd 
    199  1.1     cgd void
    200  1.1     cgd dwlpx_conf_write(cpv, tag, offset, data)
    201  1.1     cgd 	void *cpv;
    202  1.1     cgd 	pcitag_t tag;
    203  1.1     cgd 	int offset;
    204  1.1     cgd 	pcireg_t data;
    205  1.1     cgd {
    206  1.1     cgd 	struct dwlpx_config *ccp = cpv;
    207  1.1     cgd 	struct dwlpx_softc *sc;
    208  1.1     cgd 	pcireg_t *dp;
    209  1.1     cgd 	unsigned long paddr;
    210  1.1     cgd 	int secondary, i, s = 0;
    211  1.1     cgd 	u_int32_t rvp;
    212  1.1     cgd 
    213  1.1     cgd 	if (ccp == NULL) {
    214  1.1     cgd 		panic("NULL ccp in dwlpx_conf_write\n");
    215  1.1     cgd 	}
    216  1.1     cgd 	sc = ccp->cc_sc;
    217  1.1     cgd 	secondary = tag >> 24;
    218  1.1     cgd 	if (secondary) {
    219  1.1     cgd 		tag &= 0x1fffff;
    220  1.1     cgd 		tag |= (secondary << 21);
    221  1.4     cgd #if	0
    222  1.1     cgd 		printf("write secondary %d reg %x (tag %x) with %x\n",
    223  1.1     cgd 		    secondary, offset, tag, data);
    224  1.1     cgd #endif
    225  1.1     cgd 
    226  1.1     cgd 		alpha_pal_draina();
    227  1.1     cgd 		s = splhigh();
    228  1.1     cgd 		/*
    229  1.1     cgd 		 * Set up HPCs for type 1 cycles.
    230  1.1     cgd 		 */
    231  1.1     cgd 		for (i = 0; i < sc->dwlpx_nhpc; i++) {
    232  1.7  mjacob 			rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) |
    233  1.7  mjacob 				PCIA_CTL_T1CYC;
    234  1.1     cgd 			alpha_mb();
    235  1.1     cgd 			REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
    236  1.1     cgd 			alpha_mb();
    237  1.1     cgd 		}
    238  1.1     cgd 	}
    239  1.1     cgd 	paddr = (unsigned long) tag;
    240  1.1     cgd 	paddr |= DWLPX_PCI_CONF;
    241  1.1     cgd 	paddr |= ((unsigned long) ((offset >> 2) << 7));
    242  1.1     cgd 	paddr |= (((unsigned long) sc->dwlpx_hosenum) << 34);
    243  1.1     cgd 	paddr |= (((u_long) sc->dwlpx_node - 4) << 36);
    244  1.1     cgd 	paddr |= (1LL << 39);
    245  1.9  mjacob 	paddr |= (3LL << 3);	/* 32 bit PCI byte enables */
    246  1.1     cgd 
    247  1.1     cgd 	dp = (pcireg_t *)KV(paddr);
    248  1.1     cgd 	*dp = data;
    249  1.1     cgd 	alpha_mb();
    250  1.1     cgd 	if (secondary) {
    251  1.1     cgd 		alpha_pal_draina();
    252  1.1     cgd 		for (i = 0; i < sc->dwlpx_nhpc; i++) {
    253  1.7  mjacob 			rvp = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) &
    254  1.7  mjacob 				~PCIA_CTL_T1CYC;
    255  1.1     cgd 			alpha_mb();
    256  1.1     cgd 			REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = rvp;
    257  1.1     cgd 			alpha_mb();
    258  1.1     cgd 		}
    259  1.1     cgd 		(void) splx(s);
    260  1.1     cgd 	}
    261  1.1     cgd }
    262