1 1.3 martin /* $NetBSD: irongatereg.h,v 1.3 2008/04/28 20:23:11 martin Exp $ */ 2 1.1 thorpej 3 1.1 thorpej /*- 4 1.1 thorpej * Copyright (c) 2000 The NetBSD Foundation, Inc. 5 1.1 thorpej * All rights reserved. 6 1.1 thorpej * 7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation 8 1.1 thorpej * by Jason R. Thorpe. 9 1.1 thorpej * 10 1.1 thorpej * Redistribution and use in source and binary forms, with or without 11 1.1 thorpej * modification, are permitted provided that the following conditions 12 1.1 thorpej * are met: 13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright 14 1.1 thorpej * notice, this list of conditions and the following disclaimer. 15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the 17 1.1 thorpej * documentation and/or other materials provided with the distribution. 18 1.1 thorpej * 19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE. 30 1.1 thorpej */ 31 1.1 thorpej 32 1.1 thorpej /* 33 1.1 thorpej * Register definitions for the AMD 751 (``Irongate'') core logic 34 1.1 thorpej * chipset. 35 1.1 thorpej */ 36 1.1 thorpej 37 1.1 thorpej /* 38 1.1 thorpej * Address map. 39 1.1 thorpej * 40 1.1 thorpej * This from the Tsunami address map: 41 1.1 thorpej * EV6 has a new superpage which can pass through 44 address bits. (Umm, a 42 1.1 thorpej * superduperpage?) But, the firmware doesn't turn it on, so we use the old 43 1.1 thorpej * one and let the HW sign extend va/pa<40> to get us the pa<43> that makes 44 1.1 thorpej * the needed I/O space access. This is just as well; it means we don't have 45 1.1 thorpej * to worry about which GENERIC code might get called on other CPU models. 46 1.1 thorpej * 47 1.1 thorpej * E.g., we want this: 0x0801##fc00##0000 48 1.1 thorpej * We use this: 0x0101##fc00##0000 49 1.1 thorpej * ...mix in the old SP: 0xffff##fc00##0000##0000 50 1.1 thorpej * ...after PA sign ext: 0xffff##ff01##fc00##0000 51 1.1 thorpej * (PA<42:41> ignored) 52 1.1 thorpej * 53 1.1 thorpej * PCI memory and RAM: 0000.0000.0000 54 1.1 thorpej * IACK 0001.f800.0000 55 1.1 thorpej * PCI I/O: 0001.fc00.0000 56 1.1 thorpej * AMD 751 (also in PCI config space): 0001.fe00.0000 57 1.1 thorpej */ 58 1.2 thorpej 59 1.2 thorpej /* 60 1.2 thorpej * This hack allows us to map the I/O address space without using 61 1.2 thorpej * the KSEG sign extension hack. 62 1.2 thorpej */ 63 1.2 thorpej #define IRONGATE_PHYSADDR(x) \ 64 1.2 thorpej (((x) & ~0x0100##0000##0000) | 0x0800##0000##0000) 65 1.1 thorpej 66 1.1 thorpej #define IRONGATE_KSEG_BIAS 0x0100##0000##0000UL 67 1.1 thorpej 68 1.1 thorpej #define IRONGATE_MEM_BASE (IRONGATE_KSEG_BIAS | 0x0000##0000##0000UL) 69 1.1 thorpej #define IRONGATE_IACK_BASE (IRONGATE_KSEG_BIAS | 0x0001##f800##0000UL) 70 1.1 thorpej #define IRONGATE_IO_BASE (IRONGATE_KSEG_BIAS | 0x0001##fc00##0000UL) 71 1.1 thorpej #define IRONGATE_SELF_BASE (IRONGATE_KSEG_BIAS | 0x0001##fe00##0000UL) 72 1.1 thorpej 73 1.1 thorpej /* 74 1.1 thorpej * PCI configuration register access using done by using 75 1.1 thorpej * ``configuration mode 1'' (in PC lingo), using the I/O 76 1.1 thorpej * space addresses described in the PCI Local Bus Specification 77 1.1 thorpej * Revision 2.2. 78 1.1 thorpej */ 79 1.1 thorpej #define IRONGATE_CONFADDR 0x0cf8 80 1.1 thorpej #define IRONGATE_CONFDATA 0x0cfc 81 1.1 thorpej 82 1.1 thorpej #define CONFADDR_ENABLE 0x80000000U 83 1.1 thorpej 84 1.1 thorpej /* 85 1.1 thorpej * The AMD 751 PCI-Host bridge is located at device 0, and the 86 1.1 thorpej * AGP controller (seen as a PCI-PCI bridge) is at device 1. 87 1.1 thorpej */ 88 1.1 thorpej #define IRONGATE_PCIHOST_DEV 0 89 1.1 thorpej #define IRONGATE_PCIAGP_DEV 1 90