Home | History | Annotate | Line # | Download | only in pci
pci_1000a.c revision 1.21
      1  1.21       dsl /* $NetBSD: pci_1000a.c,v 1.21 2009/03/14 14:45:53 dsl Exp $ */
      2   1.1      ross 
      3   1.1      ross /*
      4   1.1      ross  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5   1.1      ross  * All rights reserved.
      6   1.1      ross  *
      7   1.1      ross  * This code is based on pci_kn20aa.c, written by Chris G. Demetriou at
      8   1.1      ross  * Carnegie-Mellon University. Platform support for Noritake, Pintake, and
      9   1.1      ross  * Corelle by Ross Harvey with copyright assignment by permission of Avalon
     10   1.1      ross  * Computer Systems, Inc.
     11   1.1      ross  *
     12   1.1      ross  * Redistribution and use in source and binary forms, with or without
     13   1.1      ross  * modification, are permitted provided that the following conditions
     14   1.1      ross  * are met:
     15   1.1      ross  * 1. Redistributions of source code must retain the above copyright
     16   1.1      ross  *    notice, this list of conditions and the following disclaimer.
     17   1.1      ross  * 2. Redistributions in binary form must reproduce the above copyright
     18   1.1      ross  *    notice, this list of conditions and the following disclaimer in the
     19   1.1      ross  *    documentation and/or other materials provided with the distribution.
     20   1.1      ross  *
     21   1.1      ross  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     22   1.1      ross  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     23   1.1      ross  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     24   1.1      ross  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     25   1.1      ross  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     26   1.1      ross  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     27   1.1      ross  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     28   1.1      ross  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     29   1.1      ross  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     30   1.1      ross  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     31   1.1      ross  * POSSIBILITY OF SUCH DAMAGE.
     32   1.1      ross  */
     33   1.1      ross 
     34   1.1      ross /*
     35   1.1      ross  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     36   1.1      ross  * All rights reserved.
     37   1.1      ross  *
     38   1.1      ross  * Author: Chris G. Demetriou
     39   1.1      ross  *
     40   1.1      ross  * Permission to use, copy, modify and distribute this software and
     41   1.1      ross  * its documentation is hereby granted, provided that both the copyright
     42   1.1      ross  * notice and this permission notice appear in all copies of the
     43   1.1      ross  * software, derivative works or modified versions, and any portions
     44   1.1      ross  * thereof, and that both notices appear in supporting documentation.
     45   1.1      ross  *
     46   1.1      ross  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     47   1.1      ross  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     48   1.1      ross  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     49   1.1      ross  *
     50   1.1      ross  * Carnegie Mellon requests users of this software to return to
     51   1.1      ross  *
     52   1.1      ross  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     53   1.1      ross  *  School of Computer Science
     54   1.1      ross  *  Carnegie Mellon University
     55   1.1      ross  *  Pittsburgh PA 15213-3890
     56   1.1      ross  *
     57   1.1      ross  * any improvements or extensions that they make and grant Carnegie the
     58   1.1      ross  * rights to redistribute these changes.
     59   1.1      ross  */
     60   1.1      ross 
     61   1.1      ross #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     62   1.1      ross 
     63  1.21       dsl __KERNEL_RCSID(0, "$NetBSD: pci_1000a.c,v 1.21 2009/03/14 14:45:53 dsl Exp $");
     64   1.1      ross 
     65   1.1      ross #include <sys/types.h>
     66   1.1      ross #include <sys/param.h>
     67   1.1      ross #include <sys/time.h>
     68   1.1      ross #include <sys/systm.h>
     69   1.1      ross #include <sys/errno.h>
     70   1.1      ross #include <sys/malloc.h>
     71   1.1      ross #include <sys/device.h>
     72   1.1      ross #include <sys/syslog.h>
     73   1.1      ross 
     74  1.12       mrg #include <uvm/uvm_extern.h>
     75   1.1      ross 
     76   1.1      ross #include <machine/autoconf.h>
     77   1.1      ross 
     78   1.1      ross #include <dev/pci/pcireg.h>
     79   1.1      ross #include <dev/pci/pcivar.h>
     80   1.1      ross 
     81   1.1      ross #include <alpha/pci/pci_1000a.h>
     82   1.1      ross 
     83   1.1      ross #include "sio.h"
     84   1.9   thorpej #if NSIO > 0 || NPCEB > 0
     85   1.1      ross #include <alpha/pci/siovar.h>
     86   1.1      ross #endif
     87   1.1      ross 
     88  1.11   thorpej #define	PCI_NIRQ	32
     89  1.11   thorpej #define	PCI_STRAY_MAX	5
     90   1.2      ross 
     91   1.1      ross #define IMR2IRQ(bn) ((bn) - 1)
     92   1.1      ross #define IRQ2IMR(irq) ((irq) + 1)
     93   1.1      ross 
     94   1.1      ross static bus_space_tag_t mystery_icu_iot;
     95   1.1      ross static bus_space_handle_t mystery_icu_ioh[2];
     96   1.1      ross 
     97  1.21       dsl int	dec_1000a_intr_map(struct pci_attach_args *,
     98  1.21       dsl 	    pci_intr_handle_t *);
     99  1.21       dsl const char *dec_1000a_intr_string(void *, pci_intr_handle_t);
    100  1.21       dsl const struct evcnt *dec_1000a_intr_evcnt(void *, pci_intr_handle_t);
    101  1.21       dsl void	*dec_1000a_intr_establish(void *, pci_intr_handle_t,
    102  1.21       dsl 	    int, int (*func)(void *), void *);
    103  1.21       dsl void	dec_1000a_intr_disestablish(void *, void *);
    104   1.1      ross 
    105   1.1      ross struct alpha_shared_intr *dec_1000a_pci_intr;
    106   1.1      ross 
    107  1.21       dsl static void dec_1000a_iointr(void *arg, unsigned long vec);
    108  1.21       dsl static void dec_1000a_enable_intr(int irq);
    109  1.21       dsl static void dec_1000a_disable_intr(int irq);
    110  1.21       dsl static void pci_1000a_imi(void);
    111   1.1      ross static pci_chipset_tag_t pc_tag;
    112   1.1      ross 
    113   1.1      ross void
    114   1.1      ross pci_1000a_pickintr(core, iot, memt, pc)
    115   1.1      ross 	void *core;
    116   1.1      ross 	bus_space_tag_t iot, memt;
    117   1.1      ross 	pci_chipset_tag_t pc;
    118   1.1      ross {
    119  1.11   thorpej 	char *cp;
    120   1.1      ross 	int i;
    121   1.2      ross 
    122   1.1      ross 	mystery_icu_iot = iot;
    123   1.1      ross 
    124   1.1      ross 	pc_tag = pc;
    125   1.1      ross 	if (bus_space_map(iot, 0x54a, 2, 0, mystery_icu_ioh + 0)
    126   1.1      ross 	||  bus_space_map(iot, 0x54c, 2, 0, mystery_icu_ioh + 1))
    127   1.1      ross 		panic("pci_1000a_pickintr");
    128   1.1      ross         pc->pc_intr_v = core;
    129   1.1      ross         pc->pc_intr_map = dec_1000a_intr_map;
    130   1.1      ross         pc->pc_intr_string = dec_1000a_intr_string;
    131  1.10       cgd 	pc->pc_intr_evcnt = dec_1000a_intr_evcnt;
    132   1.1      ross         pc->pc_intr_establish = dec_1000a_intr_establish;
    133   1.1      ross         pc->pc_intr_disestablish = dec_1000a_intr_disestablish;
    134   1.1      ross 
    135   1.1      ross 	pc->pc_pciide_compat_intr_establish = NULL;
    136   1.1      ross 
    137  1.11   thorpej 	dec_1000a_pci_intr = alpha_shared_intr_alloc(PCI_NIRQ, 8);
    138  1.11   thorpej 	for (i = 0; i < PCI_NIRQ; i++) {
    139   1.1      ross 		alpha_shared_intr_set_maxstrays(dec_1000a_pci_intr, i,
    140   1.1      ross 		    PCI_STRAY_MAX);
    141   1.1      ross 
    142  1.11   thorpej 		cp = alpha_shared_intr_string(dec_1000a_pci_intr, i);
    143  1.11   thorpej 		sprintf(cp, "irq %d", i);
    144  1.11   thorpej 		evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    145  1.11   thorpej 		    dec_1000a_pci_intr, i), EVCNT_TYPE_INTR, NULL,
    146  1.11   thorpej 		    "dec_1000a", cp);
    147  1.11   thorpej 	}
    148  1.11   thorpej 
    149   1.1      ross 	pci_1000a_imi();
    150   1.9   thorpej #if NSIO > 0 || NPCEB > 0
    151   1.1      ross 	sio_intr_setup(pc, iot);
    152   1.1      ross #endif
    153   1.1      ross }
    154   1.1      ross 
    155   1.1      ross int
    156  1.13  sommerfe dec_1000a_intr_map(pa, ihp)
    157  1.13  sommerfe 	struct pci_attach_args *pa;
    158   1.1      ross         pci_intr_handle_t *ihp;
    159   1.1      ross {
    160  1.13  sommerfe 	pcitag_t bustag = pa->pa_intrtag;
    161  1.13  sommerfe 	int buspin = pa->pa_intrpin;
    162  1.13  sommerfe 	pci_chipset_tag_t pc = pa->pa_pc;
    163   1.1      ross 	int imrbit, device;
    164   1.1      ross 	/*
    165   1.1      ross 	 * Get bit number in mystery ICU imr
    166   1.1      ross 	 */
    167   1.1      ross 	static const signed char imrmap[][4] = {
    168   1.1      ross #		define	IRQSPLIT(o) { (o), (o)+1, (o)+16, (o)+16+1 }
    169   1.1      ross #		define	IRQNONE		 { 0, 0, 0, 0 }
    170   1.1      ross 		/*  0  */ { 1, 0, 0, 0 },	/* Noritake and Pintake */
    171   1.1      ross 		/*  1  */ IRQSPLIT(8),
    172   1.1      ross 		/*  2  */ IRQSPLIT(10),
    173   1.1      ross 		/*  3  */ IRQSPLIT(12),
    174   1.1      ross 		/*  4  */ IRQSPLIT(14),
    175   1.1      ross 		/*  5  */ { 1, 0, 0, 0 },	/* Corelle */
    176   1.1      ross 		/*  6  */ { 10, 0, 0, 0 },	/* Corelle */
    177   1.1      ross 		/*  7  */ IRQNONE,
    178   1.6      ross 		/*  8  */ { 1, 0, 0, 0 },	/* isp behind ppb */
    179   1.1      ross 		/*  9  */ IRQNONE,
    180   1.1      ross 		/* 10  */ IRQNONE,
    181   1.1      ross 		/* 11  */ IRQSPLIT(2),
    182   1.1      ross 		/* 12  */ IRQSPLIT(4),
    183   1.1      ross 		/* 13  */ IRQSPLIT(6),
    184   1.1      ross 		/* 14  */ IRQSPLIT(8)		/* Corelle */
    185   1.1      ross 	};
    186   1.1      ross 
    187   1.1      ross 	if (buspin == 0)	/* No IRQ used. */
    188   1.1      ross 		return 1;
    189   1.1      ross 	if (!(1 <= buspin && buspin <= 4))
    190   1.1      ross 		goto bad;
    191  1.15   thorpej 	pci_decompose_tag(pc, bustag, NULL, &device, NULL);
    192   1.1      ross 	if (0 <= device && device < sizeof imrmap / sizeof imrmap[0]) {
    193   1.6      ross 		if (device == 0)
    194   1.6      ross 			printf("dec_1000a_intr_map: ?! UNEXPECTED DEV 0\n");
    195   1.1      ross 		imrbit = imrmap[device][buspin - 1];
    196   1.1      ross 		if (imrbit) {
    197   1.1      ross 			*ihp = IMR2IRQ(imrbit);
    198   1.1      ross 			return 0;
    199   1.1      ross 		}
    200   1.1      ross 	}
    201   1.1      ross bad:	printf("dec_1000a_intr_map: can't map dev %d pin %d\n", device, buspin);
    202   1.1      ross 	return 1;
    203   1.1      ross }
    204   1.1      ross 
    205   1.1      ross const char *
    206   1.1      ross dec_1000a_intr_string(ccv, ih)
    207   1.1      ross 	void *ccv;
    208   1.1      ross 	pci_intr_handle_t ih;
    209   1.1      ross {
    210   1.1      ross 	static const char irqmsg_fmt[] = "dec_1000a irq %ld";
    211   1.1      ross         static char irqstr[sizeof irqmsg_fmt];
    212   1.1      ross 
    213   1.1      ross 
    214  1.11   thorpej         if (ih >= PCI_NIRQ)
    215  1.16    provos                 panic("dec_1000a_intr_string: bogus dec_1000a IRQ 0x%lx", ih);
    216   1.1      ross 
    217   1.8      ross         snprintf(irqstr, sizeof irqstr, irqmsg_fmt, ih);
    218   1.1      ross         return (irqstr);
    219  1.10       cgd }
    220  1.10       cgd 
    221  1.10       cgd const struct evcnt *
    222  1.10       cgd dec_1000a_intr_evcnt(ccv, ih)
    223  1.10       cgd 	void *ccv;
    224  1.10       cgd 	pci_intr_handle_t ih;
    225  1.10       cgd {
    226  1.10       cgd 
    227  1.11   thorpej 	if (ih >= PCI_NIRQ)
    228  1.16    provos 		panic("dec_1000a_intr_evcnt: bogus dec_1000a IRQ 0x%lx", ih);
    229  1.11   thorpej 
    230  1.11   thorpej 	return (alpha_shared_intr_evcnt(dec_1000a_pci_intr, ih));
    231   1.1      ross }
    232   1.1      ross 
    233   1.1      ross void *
    234   1.1      ross dec_1000a_intr_establish(ccv, ih, level, func, arg)
    235   1.1      ross         void *ccv, *arg;
    236   1.1      ross         pci_intr_handle_t ih;
    237   1.1      ross         int level;
    238  1.21       dsl         int (*func)(void *);
    239   1.1      ross {
    240   1.1      ross 	void *cookie;
    241   1.1      ross 
    242  1.11   thorpej         if (ih >= PCI_NIRQ)
    243  1.16    provos                 panic("dec_1000a_intr_establish: IRQ too high, 0x%lx", ih);
    244   1.1      ross 
    245   1.1      ross 	cookie = alpha_shared_intr_establish(dec_1000a_pci_intr, ih, IST_LEVEL,
    246   1.1      ross 	    level, func, arg, "dec_1000a irq");
    247   1.1      ross 
    248   1.1      ross 	if (cookie != NULL &&
    249  1.14   thorpej 	    alpha_shared_intr_firstactive(dec_1000a_pci_intr, ih)) {
    250  1.19        ad 		scb_set(0x900 + SCB_IDXTOVEC(ih), dec_1000a_iointr, NULL,
    251  1.19        ad 		    level);
    252   1.1      ross 		dec_1000a_enable_intr(ih);
    253  1.14   thorpej 	}
    254   1.1      ross 	return (cookie);
    255   1.1      ross }
    256   1.1      ross 
    257   1.1      ross void
    258   1.1      ross dec_1000a_intr_disestablish(ccv, cookie)
    259   1.1      ross         void *ccv, *cookie;
    260   1.1      ross {
    261   1.5   thorpej 	struct alpha_shared_intrhand *ih = cookie;
    262   1.5   thorpej 	unsigned int irq = ih->ih_num;
    263   1.5   thorpej 	int s;
    264   1.5   thorpej 
    265   1.5   thorpej 	s = splhigh();
    266   1.5   thorpej 
    267   1.5   thorpej 	alpha_shared_intr_disestablish(dec_1000a_pci_intr, cookie,
    268   1.5   thorpej 	    "dec_1000a irq");
    269   1.5   thorpej 	if (alpha_shared_intr_isactive(dec_1000a_pci_intr, irq) == 0) {
    270   1.5   thorpej 		dec_1000a_disable_intr(irq);
    271   1.5   thorpej 		alpha_shared_intr_set_dfltsharetype(dec_1000a_pci_intr, irq,
    272   1.5   thorpej 		    IST_NONE);
    273  1.14   thorpej 		scb_free(0x900 + SCB_IDXTOVEC(irq));
    274   1.5   thorpej 	}
    275   1.5   thorpej 
    276   1.5   thorpej 	splx(s);
    277   1.1      ross }
    278   1.1      ross 
    279   1.1      ross static void
    280   1.1      ross dec_1000a_iointr(framep, vec)
    281   1.1      ross 	void *framep;
    282   1.1      ross 	unsigned long vec;
    283   1.1      ross {
    284   1.1      ross 	int irq;
    285   1.1      ross 
    286  1.14   thorpej 	irq = SCB_VECTOIDX(vec - 0x900);
    287  1.14   thorpej 
    288  1.14   thorpej 	if (!alpha_shared_intr_dispatch(dec_1000a_pci_intr, irq)) {
    289  1.14   thorpej 		alpha_shared_intr_stray(dec_1000a_pci_intr, irq,
    290  1.14   thorpej 		    "dec_1000a irq");
    291  1.14   thorpej 		if (ALPHA_SHARED_INTR_DISABLE(dec_1000a_pci_intr, irq))
    292  1.14   thorpej 			dec_1000a_disable_intr(irq);
    293  1.17   thorpej 	} else
    294  1.17   thorpej 		alpha_shared_intr_reset_strays(dec_1000a_pci_intr, irq);
    295   1.1      ross }
    296   1.1      ross 
    297   1.1      ross /*
    298   1.1      ross  * Read and write the mystery ICU IMR registers
    299   1.1      ross  */
    300   1.1      ross 
    301   1.1      ross #define	IR(h) bus_space_read_2(mystery_icu_iot, mystery_icu_ioh[h], 0)
    302   1.1      ross #define	IW(h, v) bus_space_write_2(mystery_icu_iot, mystery_icu_ioh[h], 0, (v))
    303   1.1      ross 
    304   1.1      ross /*
    305   1.1      ross  * Enable and disable interrupts at the ICU level
    306   1.1      ross  */
    307   1.1      ross 
    308   1.1      ross static void
    309   1.1      ross dec_1000a_enable_intr(irq)
    310   1.1      ross 	int irq;
    311   1.1      ross {
    312   1.1      ross 	int imrval = IRQ2IMR(irq);
    313   1.1      ross 	int i = imrval >= 16;
    314   1.1      ross 
    315   1.1      ross 	IW(i, IR(i) | 1 << (imrval & 0xf));
    316   1.1      ross }
    317   1.1      ross 
    318   1.1      ross static void
    319   1.1      ross dec_1000a_disable_intr(irq)
    320   1.1      ross 	int irq;
    321   1.1      ross {
    322   1.1      ross 	int imrval = IRQ2IMR(irq);
    323   1.1      ross 	int i = imrval >= 16;
    324   1.1      ross 
    325   1.1      ross 	IW(i, IR(i) & ~(1 << (imrval & 0xf)));
    326   1.1      ross }
    327   1.1      ross /*
    328   1.1      ross  * Initialize mystery ICU
    329   1.1      ross  */
    330   1.1      ross static void
    331   1.1      ross pci_1000a_imi()
    332   1.1      ross {
    333   1.1      ross 	IW(0, IR(0) & 1);
    334   1.1      ross 	IW(1, IR(0) & 3);
    335   1.1      ross }
    336