Home | History | Annotate | Line # | Download | only in pci
pci_2100_a50.c revision 1.11
      1  1.11       cgd /*	$NetBSD: pci_2100_a50.c,v 1.11 1996/10/23 04:12:26 cgd Exp $	*/
      2   1.1       cgd 
      3   1.1       cgd /*
      4   1.6       cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
      5   1.1       cgd  * All rights reserved.
      6   1.1       cgd  *
      7   1.1       cgd  * Author: Chris G. Demetriou
      8   1.1       cgd  *
      9   1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10   1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11   1.1       cgd  * notice and this permission notice appear in all copies of the
     12   1.1       cgd  * software, derivative works or modified versions, and any portions
     13   1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14   1.1       cgd  *
     15   1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16   1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17   1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18   1.1       cgd  *
     19   1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20   1.1       cgd  *
     21   1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22   1.1       cgd  *  School of Computer Science
     23   1.1       cgd  *  Carnegie Mellon University
     24   1.1       cgd  *  Pittsburgh PA 15213-3890
     25   1.1       cgd  *
     26   1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27   1.1       cgd  * rights to redistribute these changes.
     28   1.1       cgd  */
     29   1.1       cgd 
     30   1.1       cgd #include <sys/types.h>
     31   1.1       cgd #include <sys/param.h>
     32   1.1       cgd #include <sys/time.h>
     33   1.1       cgd #include <sys/systm.h>
     34   1.1       cgd #include <sys/errno.h>
     35   1.1       cgd #include <sys/device.h>
     36   1.1       cgd #include <vm/vm.h>
     37   1.1       cgd 
     38   1.8       cgd #include <machine/autoconf.h>
     39   1.5       cgd #include <machine/bus.h>
     40   1.5       cgd #include <machine/intr.h>
     41   1.5       cgd 
     42   1.1       cgd #include <dev/isa/isavar.h>
     43   1.3       cgd #include <dev/pci/pcireg.h>
     44   1.1       cgd #include <dev/pci/pcivar.h>
     45   1.1       cgd 
     46   1.3       cgd #include <alpha/pci/apecsvar.h>
     47   1.1       cgd 
     48   1.3       cgd #include <alpha/pci/pci_2100_a50.h>
     49   1.3       cgd #include <alpha/pci/siovar.h>
     50   1.7       cgd #include <alpha/pci/sioreg.h>
     51   1.1       cgd 
     52   1.3       cgd #include "sio.h"
     53   1.1       cgd 
     54   1.5       cgd int	dec_2100_a50_intr_map __P((void *, pcitag_t, int, int,
     55   1.5       cgd 	    pci_intr_handle_t *));
     56   1.5       cgd const char *dec_2100_a50_intr_string __P((void *, pci_intr_handle_t));
     57   1.5       cgd void    *dec_2100_a50_intr_establish __P((void *, pci_intr_handle_t,
     58   1.5       cgd 	    int, int (*func)(void *), void *));
     59   1.5       cgd void    dec_2100_a50_intr_disestablish __P((void *, void *));
     60   1.5       cgd 
     61   1.7       cgd #define	APECS_SIO_DEVICE	7	/* XXX */
     62   1.7       cgd 
     63   1.5       cgd void
     64   1.5       cgd pci_2100_a50_pickintr(acp)
     65   1.5       cgd 	struct apecs_config *acp;
     66   1.5       cgd {
     67  1.11       cgd 	bus_space_tag_t iot = acp->ac_iot;
     68   1.5       cgd 	pci_chipset_tag_t pc = &acp->ac_pc;
     69   1.5       cgd 	pcireg_t sioclass;
     70   1.5       cgd 	int sioII;
     71   1.5       cgd 
     72   1.5       cgd 	/* XXX MAGIC NUMBER */
     73   1.5       cgd 	sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, 7, 0), PCI_CLASS_REG);
     74   1.5       cgd         sioII = (sioclass & 0xff) >= 3;
     75   1.5       cgd 
     76   1.5       cgd 	if (!sioII)
     77  1.10  christos 		printf("WARNING: SIO NOT SIO II... NO BETS...\n");
     78   1.5       cgd 
     79   1.5       cgd 	pc->pc_intr_v = acp;
     80   1.5       cgd 	pc->pc_intr_map = dec_2100_a50_intr_map;
     81   1.5       cgd 	pc->pc_intr_string = dec_2100_a50_intr_string;
     82   1.5       cgd 	pc->pc_intr_establish = dec_2100_a50_intr_establish;
     83   1.5       cgd 	pc->pc_intr_disestablish = dec_2100_a50_intr_disestablish;
     84   1.1       cgd 
     85   1.5       cgd #if NSIO
     86  1.11       cgd         sio_intr_setup(iot);
     87   1.5       cgd 	set_iointr(&sio_iointr);
     88   1.5       cgd #else
     89   1.5       cgd 	panic("pci_2100_a50_pickintr: no I/O interrupt handler (no sio)");
     90   1.5       cgd #endif
     91   1.5       cgd }
     92   1.5       cgd 
     93   1.5       cgd int
     94   1.5       cgd dec_2100_a50_intr_map(acv, bustag, buspin, line, ihp)
     95   1.3       cgd 	void *acv;
     96   1.5       cgd         pcitag_t bustag;
     97   1.5       cgd 	int buspin, line;
     98   1.5       cgd 	pci_intr_handle_t *ihp;
     99   1.1       cgd {
    100   1.3       cgd 	struct apecs_config *acp = acv;
    101   1.5       cgd 	pci_chipset_tag_t pc = &acp->ac_pc;
    102   1.5       cgd 	int device, pirq;
    103   1.5       cgd 	pcireg_t pirqreg;
    104   1.3       cgd 	u_int8_t pirqline;
    105   1.1       cgd 
    106   1.5       cgd         if (buspin == 0) {
    107   1.3       cgd                 /* No IRQ used. */
    108   1.5       cgd                 return 1;
    109   1.3       cgd         }
    110   1.5       cgd         if (buspin > 4) {
    111  1.10  christos                 printf("pci_map_int: bad interrupt pin %d\n", buspin);
    112   1.5       cgd                 return 1;
    113   1.3       cgd         }
    114   1.1       cgd 
    115   1.5       cgd 	pci_decompose_tag(pc, bustag, NULL, &device, NULL);
    116   1.1       cgd 
    117   1.1       cgd 	switch (device) {
    118   1.1       cgd 	case 6:					/* NCR SCSI */
    119   1.1       cgd 		pirq = 3;
    120   1.1       cgd 		break;
    121   1.1       cgd 
    122   1.1       cgd 	case 11:				/* slot 1 */
    123   1.5       cgd 	case 14:				/* slot 3 */
    124   1.5       cgd 		switch (buspin) {
    125   1.1       cgd 		case PCI_INTERRUPT_PIN_A:
    126   1.1       cgd 		case PCI_INTERRUPT_PIN_D:
    127   1.1       cgd 			pirq = 0;
    128   1.1       cgd 			break;
    129   1.1       cgd 		case PCI_INTERRUPT_PIN_B:
    130   1.1       cgd 			pirq = 2;
    131   1.1       cgd 			break;
    132   1.1       cgd 		case PCI_INTERRUPT_PIN_C:
    133   1.1       cgd 			pirq = 1;
    134   1.1       cgd 			break;
    135   1.1       cgd 		};
    136   1.1       cgd 		break;
    137   1.1       cgd 
    138   1.1       cgd 	case 12:				/* slot 2 */
    139   1.5       cgd 		switch (buspin) {
    140   1.1       cgd 		case PCI_INTERRUPT_PIN_A:
    141   1.1       cgd 		case PCI_INTERRUPT_PIN_D:
    142   1.1       cgd 			pirq = 1;
    143   1.1       cgd 			break;
    144   1.1       cgd 		case PCI_INTERRUPT_PIN_B:
    145   1.1       cgd 			pirq = 0;
    146   1.1       cgd 			break;
    147   1.1       cgd 		case PCI_INTERRUPT_PIN_C:
    148   1.1       cgd 			pirq = 2;
    149   1.1       cgd 			break;
    150   1.1       cgd 		};
    151   1.1       cgd 		break;
    152   1.1       cgd 
    153   1.1       cgd 	case 13:				/* slot 3 */
    154   1.5       cgd 		switch (buspin) {
    155   1.1       cgd 		case PCI_INTERRUPT_PIN_A:
    156   1.1       cgd 		case PCI_INTERRUPT_PIN_D:
    157   1.1       cgd 			pirq = 2;
    158   1.1       cgd 			break;
    159   1.1       cgd 		case PCI_INTERRUPT_PIN_B:
    160   1.1       cgd 			pirq = 1;
    161   1.1       cgd 			break;
    162   1.1       cgd 		case PCI_INTERRUPT_PIN_C:
    163   1.1       cgd 			pirq = 0;
    164   1.1       cgd 			break;
    165   1.1       cgd 		};
    166   1.1       cgd 		break;
    167   1.1       cgd 	}
    168   1.1       cgd 
    169   1.7       cgd 	pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, APECS_SIO_DEVICE, 0),
    170   1.7       cgd 	    SIO_PCIREG_PIRQ_RTCTRL);
    171   1.1       cgd #if 0
    172  1.10  christos 	printf("pci_2100_a50_map_int: device %d pin %c: pirq %d, reg = %x\n",
    173   1.5       cgd 		device, '@' + buspin, pirq, pirqreg);
    174   1.1       cgd #endif
    175   1.3       cgd 	pirqline = (pirqreg >> (pirq * 8)) & 0xff;
    176   1.3       cgd 	if ((pirqline & 0x80) != 0)
    177   1.5       cgd 		return 1;
    178   1.3       cgd 	pirqline &= 0xf;
    179   1.1       cgd 
    180   1.1       cgd #if 0
    181  1.10  christos 	printf("pci_2100_a50_map_int: device %d pin %c: mapped to line %d\n",
    182   1.5       cgd 	    device, '@' + buspin, pirqline);
    183   1.1       cgd #endif
    184   1.1       cgd 
    185   1.5       cgd 	*ihp = pirqline;
    186   1.5       cgd 	return (0);
    187   1.3       cgd }
    188   1.3       cgd 
    189   1.5       cgd const char *
    190   1.5       cgd dec_2100_a50_intr_string(acv, ih)
    191   1.5       cgd 	void *acv;
    192   1.5       cgd 	pci_intr_handle_t ih;
    193   1.3       cgd {
    194   1.5       cgd 	struct apecs_config *acp = acv;
    195   1.3       cgd 
    196   1.5       cgd 	return sio_intr_string(NULL /*XXX*/, ih);
    197   1.1       cgd }
    198   1.1       cgd 
    199   1.5       cgd void *
    200   1.5       cgd dec_2100_a50_intr_establish(acv, ih, level, func, arg)
    201   1.5       cgd 	void *acv, *arg;
    202   1.5       cgd 	pci_intr_handle_t ih;
    203   1.5       cgd 	int level;
    204   1.5       cgd 	int (*func) __P((void *));
    205   1.1       cgd {
    206   1.5       cgd 	struct apecs_config *acp = acv;
    207   1.1       cgd 
    208   1.5       cgd 	return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
    209   1.5       cgd 	    arg);
    210   1.5       cgd }
    211   1.3       cgd 
    212   1.5       cgd void
    213   1.5       cgd dec_2100_a50_intr_disestablish(acv, cookie)
    214   1.5       cgd 	void *acv, *cookie;
    215   1.5       cgd {
    216   1.5       cgd 	struct apecs_config *acp = acv;
    217   1.1       cgd 
    218   1.5       cgd 	sio_intr_disestablish(NULL /*XXX*/, cookie);
    219   1.1       cgd }
    220