pci_2100_a50.c revision 1.14 1 1.14 cgd /* $NetBSD: pci_2100_a50.c,v 1.14 1997/04/07 23:40:40 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.6 cgd * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.13 cgd
30 1.14 cgd #include <machine/options.h> /* Config options headers */
31 1.14 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
32 1.14 cgd
33 1.14 cgd __KERNEL_RCSID(0, "$NetBSD: pci_2100_a50.c,v 1.14 1997/04/07 23:40:40 cgd Exp $");
34 1.1 cgd
35 1.1 cgd #include <sys/types.h>
36 1.1 cgd #include <sys/param.h>
37 1.1 cgd #include <sys/time.h>
38 1.1 cgd #include <sys/systm.h>
39 1.1 cgd #include <sys/errno.h>
40 1.1 cgd #include <sys/device.h>
41 1.1 cgd #include <vm/vm.h>
42 1.1 cgd
43 1.8 cgd #include <machine/autoconf.h>
44 1.5 cgd #include <machine/bus.h>
45 1.5 cgd #include <machine/intr.h>
46 1.5 cgd
47 1.1 cgd #include <dev/isa/isavar.h>
48 1.3 cgd #include <dev/pci/pcireg.h>
49 1.1 cgd #include <dev/pci/pcivar.h>
50 1.1 cgd
51 1.3 cgd #include <alpha/pci/apecsvar.h>
52 1.1 cgd
53 1.3 cgd #include <alpha/pci/pci_2100_a50.h>
54 1.3 cgd #include <alpha/pci/siovar.h>
55 1.7 cgd #include <alpha/pci/sioreg.h>
56 1.1 cgd
57 1.3 cgd #include "sio.h"
58 1.1 cgd
59 1.5 cgd int dec_2100_a50_intr_map __P((void *, pcitag_t, int, int,
60 1.5 cgd pci_intr_handle_t *));
61 1.5 cgd const char *dec_2100_a50_intr_string __P((void *, pci_intr_handle_t));
62 1.5 cgd void *dec_2100_a50_intr_establish __P((void *, pci_intr_handle_t,
63 1.5 cgd int, int (*func)(void *), void *));
64 1.5 cgd void dec_2100_a50_intr_disestablish __P((void *, void *));
65 1.5 cgd
66 1.7 cgd #define APECS_SIO_DEVICE 7 /* XXX */
67 1.7 cgd
68 1.5 cgd void
69 1.5 cgd pci_2100_a50_pickintr(acp)
70 1.5 cgd struct apecs_config *acp;
71 1.5 cgd {
72 1.11 cgd bus_space_tag_t iot = acp->ac_iot;
73 1.5 cgd pci_chipset_tag_t pc = &acp->ac_pc;
74 1.5 cgd pcireg_t sioclass;
75 1.5 cgd int sioII;
76 1.5 cgd
77 1.5 cgd /* XXX MAGIC NUMBER */
78 1.5 cgd sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, 7, 0), PCI_CLASS_REG);
79 1.5 cgd sioII = (sioclass & 0xff) >= 3;
80 1.5 cgd
81 1.5 cgd if (!sioII)
82 1.10 christos printf("WARNING: SIO NOT SIO II... NO BETS...\n");
83 1.5 cgd
84 1.5 cgd pc->pc_intr_v = acp;
85 1.5 cgd pc->pc_intr_map = dec_2100_a50_intr_map;
86 1.5 cgd pc->pc_intr_string = dec_2100_a50_intr_string;
87 1.5 cgd pc->pc_intr_establish = dec_2100_a50_intr_establish;
88 1.5 cgd pc->pc_intr_disestablish = dec_2100_a50_intr_disestablish;
89 1.1 cgd
90 1.5 cgd #if NSIO
91 1.11 cgd sio_intr_setup(iot);
92 1.5 cgd set_iointr(&sio_iointr);
93 1.5 cgd #else
94 1.5 cgd panic("pci_2100_a50_pickintr: no I/O interrupt handler (no sio)");
95 1.5 cgd #endif
96 1.5 cgd }
97 1.5 cgd
98 1.5 cgd int
99 1.5 cgd dec_2100_a50_intr_map(acv, bustag, buspin, line, ihp)
100 1.3 cgd void *acv;
101 1.5 cgd pcitag_t bustag;
102 1.5 cgd int buspin, line;
103 1.5 cgd pci_intr_handle_t *ihp;
104 1.1 cgd {
105 1.3 cgd struct apecs_config *acp = acv;
106 1.5 cgd pci_chipset_tag_t pc = &acp->ac_pc;
107 1.5 cgd int device, pirq;
108 1.5 cgd pcireg_t pirqreg;
109 1.3 cgd u_int8_t pirqline;
110 1.1 cgd
111 1.5 cgd if (buspin == 0) {
112 1.3 cgd /* No IRQ used. */
113 1.5 cgd return 1;
114 1.3 cgd }
115 1.5 cgd if (buspin > 4) {
116 1.12 cgd printf("dec_2100_a50_intr_map: bad interrupt pin %d\n",
117 1.12 cgd buspin);
118 1.5 cgd return 1;
119 1.3 cgd }
120 1.1 cgd
121 1.5 cgd pci_decompose_tag(pc, bustag, NULL, &device, NULL);
122 1.1 cgd
123 1.1 cgd switch (device) {
124 1.1 cgd case 6: /* NCR SCSI */
125 1.1 cgd pirq = 3;
126 1.1 cgd break;
127 1.1 cgd
128 1.1 cgd case 11: /* slot 1 */
129 1.5 cgd case 14: /* slot 3 */
130 1.5 cgd switch (buspin) {
131 1.1 cgd case PCI_INTERRUPT_PIN_A:
132 1.1 cgd case PCI_INTERRUPT_PIN_D:
133 1.1 cgd pirq = 0;
134 1.1 cgd break;
135 1.1 cgd case PCI_INTERRUPT_PIN_B:
136 1.1 cgd pirq = 2;
137 1.1 cgd break;
138 1.1 cgd case PCI_INTERRUPT_PIN_C:
139 1.1 cgd pirq = 1;
140 1.1 cgd break;
141 1.12 cgd #ifdef DIAGNOSTIC
142 1.12 cgd default: /* XXX gcc -Wuninitialized */
143 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
144 1.12 cgd buspin);
145 1.12 cgd #endif
146 1.1 cgd };
147 1.1 cgd break;
148 1.1 cgd
149 1.1 cgd case 12: /* slot 2 */
150 1.5 cgd switch (buspin) {
151 1.1 cgd case PCI_INTERRUPT_PIN_A:
152 1.1 cgd case PCI_INTERRUPT_PIN_D:
153 1.1 cgd pirq = 1;
154 1.1 cgd break;
155 1.1 cgd case PCI_INTERRUPT_PIN_B:
156 1.1 cgd pirq = 0;
157 1.1 cgd break;
158 1.1 cgd case PCI_INTERRUPT_PIN_C:
159 1.1 cgd pirq = 2;
160 1.1 cgd break;
161 1.12 cgd #ifdef DIAGNOSTIC
162 1.12 cgd default: /* XXX gcc -Wuninitialized */
163 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
164 1.12 cgd buspin);
165 1.12 cgd #endif
166 1.1 cgd };
167 1.1 cgd break;
168 1.1 cgd
169 1.1 cgd case 13: /* slot 3 */
170 1.5 cgd switch (buspin) {
171 1.1 cgd case PCI_INTERRUPT_PIN_A:
172 1.1 cgd case PCI_INTERRUPT_PIN_D:
173 1.1 cgd pirq = 2;
174 1.1 cgd break;
175 1.1 cgd case PCI_INTERRUPT_PIN_B:
176 1.1 cgd pirq = 1;
177 1.1 cgd break;
178 1.1 cgd case PCI_INTERRUPT_PIN_C:
179 1.1 cgd pirq = 0;
180 1.1 cgd break;
181 1.12 cgd #ifdef DIAGNOSTIC
182 1.12 cgd default: /* XXX gcc -Wuninitialized */
183 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
184 1.12 cgd buspin);
185 1.12 cgd #endif
186 1.1 cgd };
187 1.1 cgd break;
188 1.12 cgd
189 1.12 cgd default:
190 1.12 cgd printf("dec_2100_a50_intr_map: weird device number %d\n",
191 1.12 cgd device);
192 1.12 cgd return 1;
193 1.1 cgd }
194 1.1 cgd
195 1.7 cgd pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, APECS_SIO_DEVICE, 0),
196 1.7 cgd SIO_PCIREG_PIRQ_RTCTRL);
197 1.1 cgd #if 0
198 1.10 christos printf("pci_2100_a50_map_int: device %d pin %c: pirq %d, reg = %x\n",
199 1.5 cgd device, '@' + buspin, pirq, pirqreg);
200 1.1 cgd #endif
201 1.3 cgd pirqline = (pirqreg >> (pirq * 8)) & 0xff;
202 1.3 cgd if ((pirqline & 0x80) != 0)
203 1.5 cgd return 1;
204 1.3 cgd pirqline &= 0xf;
205 1.1 cgd
206 1.1 cgd #if 0
207 1.10 christos printf("pci_2100_a50_map_int: device %d pin %c: mapped to line %d\n",
208 1.5 cgd device, '@' + buspin, pirqline);
209 1.1 cgd #endif
210 1.1 cgd
211 1.5 cgd *ihp = pirqline;
212 1.5 cgd return (0);
213 1.3 cgd }
214 1.3 cgd
215 1.5 cgd const char *
216 1.5 cgd dec_2100_a50_intr_string(acv, ih)
217 1.5 cgd void *acv;
218 1.5 cgd pci_intr_handle_t ih;
219 1.3 cgd {
220 1.12 cgd #if 0
221 1.5 cgd struct apecs_config *acp = acv;
222 1.12 cgd #endif
223 1.3 cgd
224 1.5 cgd return sio_intr_string(NULL /*XXX*/, ih);
225 1.1 cgd }
226 1.1 cgd
227 1.5 cgd void *
228 1.5 cgd dec_2100_a50_intr_establish(acv, ih, level, func, arg)
229 1.5 cgd void *acv, *arg;
230 1.5 cgd pci_intr_handle_t ih;
231 1.5 cgd int level;
232 1.5 cgd int (*func) __P((void *));
233 1.1 cgd {
234 1.12 cgd #if 0
235 1.5 cgd struct apecs_config *acp = acv;
236 1.12 cgd #endif
237 1.1 cgd
238 1.5 cgd return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
239 1.5 cgd arg);
240 1.5 cgd }
241 1.3 cgd
242 1.5 cgd void
243 1.5 cgd dec_2100_a50_intr_disestablish(acv, cookie)
244 1.5 cgd void *acv, *cookie;
245 1.5 cgd {
246 1.12 cgd #if 0
247 1.5 cgd struct apecs_config *acp = acv;
248 1.12 cgd #endif
249 1.1 cgd
250 1.5 cgd sio_intr_disestablish(NULL /*XXX*/, cookie);
251 1.1 cgd }
252