pci_2100_a50.c revision 1.16 1 1.16 cgd /* $NetBSD: pci_2100_a50.c,v 1.16 1997/07/19 09:49:52 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.6 cgd * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.13 cgd
30 1.14 cgd #include <machine/options.h> /* Config options headers */
31 1.14 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
32 1.14 cgd
33 1.16 cgd __KERNEL_RCSID(0, "$NetBSD: pci_2100_a50.c,v 1.16 1997/07/19 09:49:52 cgd Exp $");
34 1.1 cgd
35 1.1 cgd #include <sys/types.h>
36 1.1 cgd #include <sys/param.h>
37 1.1 cgd #include <sys/time.h>
38 1.1 cgd #include <sys/systm.h>
39 1.1 cgd #include <sys/errno.h>
40 1.1 cgd #include <sys/device.h>
41 1.1 cgd #include <vm/vm.h>
42 1.1 cgd
43 1.8 cgd #include <machine/autoconf.h>
44 1.5 cgd #include <machine/bus.h>
45 1.5 cgd #include <machine/intr.h>
46 1.5 cgd
47 1.1 cgd #include <dev/isa/isavar.h>
48 1.3 cgd #include <dev/pci/pcireg.h>
49 1.1 cgd #include <dev/pci/pcivar.h>
50 1.1 cgd
51 1.3 cgd #include <alpha/pci/apecsvar.h>
52 1.1 cgd
53 1.3 cgd #include <alpha/pci/pci_2100_a50.h>
54 1.3 cgd #include <alpha/pci/siovar.h>
55 1.7 cgd #include <alpha/pci/sioreg.h>
56 1.1 cgd
57 1.3 cgd #include "sio.h"
58 1.1 cgd
59 1.5 cgd int dec_2100_a50_intr_map __P((void *, pcitag_t, int, int,
60 1.5 cgd pci_intr_handle_t *));
61 1.5 cgd const char *dec_2100_a50_intr_string __P((void *, pci_intr_handle_t));
62 1.5 cgd void *dec_2100_a50_intr_establish __P((void *, pci_intr_handle_t,
63 1.5 cgd int, int (*func)(void *), void *));
64 1.5 cgd void dec_2100_a50_intr_disestablish __P((void *, void *));
65 1.5 cgd
66 1.7 cgd #define APECS_SIO_DEVICE 7 /* XXX */
67 1.7 cgd
68 1.5 cgd void
69 1.5 cgd pci_2100_a50_pickintr(acp)
70 1.5 cgd struct apecs_config *acp;
71 1.5 cgd {
72 1.11 cgd bus_space_tag_t iot = acp->ac_iot;
73 1.5 cgd pci_chipset_tag_t pc = &acp->ac_pc;
74 1.5 cgd pcireg_t sioclass;
75 1.5 cgd int sioII;
76 1.5 cgd
77 1.5 cgd /* XXX MAGIC NUMBER */
78 1.5 cgd sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, 7, 0), PCI_CLASS_REG);
79 1.5 cgd sioII = (sioclass & 0xff) >= 3;
80 1.5 cgd
81 1.5 cgd if (!sioII)
82 1.10 christos printf("WARNING: SIO NOT SIO II... NO BETS...\n");
83 1.5 cgd
84 1.5 cgd pc->pc_intr_v = acp;
85 1.5 cgd pc->pc_intr_map = dec_2100_a50_intr_map;
86 1.5 cgd pc->pc_intr_string = dec_2100_a50_intr_string;
87 1.5 cgd pc->pc_intr_establish = dec_2100_a50_intr_establish;
88 1.5 cgd pc->pc_intr_disestablish = dec_2100_a50_intr_disestablish;
89 1.1 cgd
90 1.5 cgd #if NSIO
91 1.11 cgd sio_intr_setup(iot);
92 1.5 cgd set_iointr(&sio_iointr);
93 1.5 cgd #else
94 1.5 cgd panic("pci_2100_a50_pickintr: no I/O interrupt handler (no sio)");
95 1.5 cgd #endif
96 1.5 cgd }
97 1.5 cgd
98 1.5 cgd int
99 1.5 cgd dec_2100_a50_intr_map(acv, bustag, buspin, line, ihp)
100 1.3 cgd void *acv;
101 1.5 cgd pcitag_t bustag;
102 1.5 cgd int buspin, line;
103 1.5 cgd pci_intr_handle_t *ihp;
104 1.1 cgd {
105 1.3 cgd struct apecs_config *acp = acv;
106 1.5 cgd pci_chipset_tag_t pc = &acp->ac_pc;
107 1.5 cgd int device, pirq;
108 1.5 cgd pcireg_t pirqreg;
109 1.3 cgd u_int8_t pirqline;
110 1.15 cgd
111 1.15 cgd #ifndef DIAGNOSTIC
112 1.15 cgd pirq = 0; /* XXX gcc -Wuninitialized */
113 1.15 cgd #endif
114 1.1 cgd
115 1.5 cgd if (buspin == 0) {
116 1.3 cgd /* No IRQ used. */
117 1.5 cgd return 1;
118 1.3 cgd }
119 1.5 cgd if (buspin > 4) {
120 1.12 cgd printf("dec_2100_a50_intr_map: bad interrupt pin %d\n",
121 1.12 cgd buspin);
122 1.5 cgd return 1;
123 1.3 cgd }
124 1.1 cgd
125 1.16 cgd alpha_pci_decompose_tag(pc, bustag, NULL, &device, NULL);
126 1.1 cgd
127 1.1 cgd switch (device) {
128 1.1 cgd case 6: /* NCR SCSI */
129 1.1 cgd pirq = 3;
130 1.1 cgd break;
131 1.1 cgd
132 1.1 cgd case 11: /* slot 1 */
133 1.5 cgd case 14: /* slot 3 */
134 1.5 cgd switch (buspin) {
135 1.1 cgd case PCI_INTERRUPT_PIN_A:
136 1.1 cgd case PCI_INTERRUPT_PIN_D:
137 1.1 cgd pirq = 0;
138 1.1 cgd break;
139 1.1 cgd case PCI_INTERRUPT_PIN_B:
140 1.1 cgd pirq = 2;
141 1.1 cgd break;
142 1.1 cgd case PCI_INTERRUPT_PIN_C:
143 1.1 cgd pirq = 1;
144 1.1 cgd break;
145 1.12 cgd #ifdef DIAGNOSTIC
146 1.12 cgd default: /* XXX gcc -Wuninitialized */
147 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
148 1.12 cgd buspin);
149 1.12 cgd #endif
150 1.1 cgd };
151 1.1 cgd break;
152 1.1 cgd
153 1.1 cgd case 12: /* slot 2 */
154 1.5 cgd switch (buspin) {
155 1.1 cgd case PCI_INTERRUPT_PIN_A:
156 1.1 cgd case PCI_INTERRUPT_PIN_D:
157 1.1 cgd pirq = 1;
158 1.1 cgd break;
159 1.1 cgd case PCI_INTERRUPT_PIN_B:
160 1.1 cgd pirq = 0;
161 1.1 cgd break;
162 1.1 cgd case PCI_INTERRUPT_PIN_C:
163 1.1 cgd pirq = 2;
164 1.1 cgd break;
165 1.12 cgd #ifdef DIAGNOSTIC
166 1.12 cgd default: /* XXX gcc -Wuninitialized */
167 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
168 1.12 cgd buspin);
169 1.12 cgd #endif
170 1.1 cgd };
171 1.1 cgd break;
172 1.1 cgd
173 1.1 cgd case 13: /* slot 3 */
174 1.5 cgd switch (buspin) {
175 1.1 cgd case PCI_INTERRUPT_PIN_A:
176 1.1 cgd case PCI_INTERRUPT_PIN_D:
177 1.1 cgd pirq = 2;
178 1.1 cgd break;
179 1.1 cgd case PCI_INTERRUPT_PIN_B:
180 1.1 cgd pirq = 1;
181 1.1 cgd break;
182 1.1 cgd case PCI_INTERRUPT_PIN_C:
183 1.1 cgd pirq = 0;
184 1.1 cgd break;
185 1.12 cgd #ifdef DIAGNOSTIC
186 1.12 cgd default: /* XXX gcc -Wuninitialized */
187 1.12 cgd panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
188 1.12 cgd buspin);
189 1.12 cgd #endif
190 1.1 cgd };
191 1.1 cgd break;
192 1.12 cgd
193 1.12 cgd default:
194 1.12 cgd printf("dec_2100_a50_intr_map: weird device number %d\n",
195 1.12 cgd device);
196 1.12 cgd return 1;
197 1.1 cgd }
198 1.1 cgd
199 1.7 cgd pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, APECS_SIO_DEVICE, 0),
200 1.7 cgd SIO_PCIREG_PIRQ_RTCTRL);
201 1.1 cgd #if 0
202 1.10 christos printf("pci_2100_a50_map_int: device %d pin %c: pirq %d, reg = %x\n",
203 1.5 cgd device, '@' + buspin, pirq, pirqreg);
204 1.1 cgd #endif
205 1.3 cgd pirqline = (pirqreg >> (pirq * 8)) & 0xff;
206 1.3 cgd if ((pirqline & 0x80) != 0)
207 1.5 cgd return 1;
208 1.3 cgd pirqline &= 0xf;
209 1.1 cgd
210 1.1 cgd #if 0
211 1.10 christos printf("pci_2100_a50_map_int: device %d pin %c: mapped to line %d\n",
212 1.5 cgd device, '@' + buspin, pirqline);
213 1.1 cgd #endif
214 1.1 cgd
215 1.5 cgd *ihp = pirqline;
216 1.5 cgd return (0);
217 1.3 cgd }
218 1.3 cgd
219 1.5 cgd const char *
220 1.5 cgd dec_2100_a50_intr_string(acv, ih)
221 1.5 cgd void *acv;
222 1.5 cgd pci_intr_handle_t ih;
223 1.3 cgd {
224 1.12 cgd #if 0
225 1.5 cgd struct apecs_config *acp = acv;
226 1.12 cgd #endif
227 1.3 cgd
228 1.5 cgd return sio_intr_string(NULL /*XXX*/, ih);
229 1.1 cgd }
230 1.1 cgd
231 1.5 cgd void *
232 1.5 cgd dec_2100_a50_intr_establish(acv, ih, level, func, arg)
233 1.5 cgd void *acv, *arg;
234 1.5 cgd pci_intr_handle_t ih;
235 1.5 cgd int level;
236 1.5 cgd int (*func) __P((void *));
237 1.1 cgd {
238 1.12 cgd #if 0
239 1.5 cgd struct apecs_config *acp = acv;
240 1.12 cgd #endif
241 1.1 cgd
242 1.5 cgd return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
243 1.5 cgd arg);
244 1.5 cgd }
245 1.3 cgd
246 1.5 cgd void
247 1.5 cgd dec_2100_a50_intr_disestablish(acv, cookie)
248 1.5 cgd void *acv, *cookie;
249 1.5 cgd {
250 1.12 cgd #if 0
251 1.5 cgd struct apecs_config *acp = acv;
252 1.12 cgd #endif
253 1.1 cgd
254 1.5 cgd sio_intr_disestablish(NULL /*XXX*/, cookie);
255 1.1 cgd }
256