Home | History | Annotate | Line # | Download | only in pci
pci_2100_a50.c revision 1.7
      1  1.7  cgd /*	$NetBSD: pci_2100_a50.c,v 1.7 1996/04/23 14:15:55 cgd Exp $	*/
      2  1.1  cgd 
      3  1.1  cgd /*
      4  1.6  cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
      5  1.1  cgd  * All rights reserved.
      6  1.1  cgd  *
      7  1.1  cgd  * Author: Chris G. Demetriou
      8  1.1  cgd  *
      9  1.1  cgd  * Permission to use, copy, modify and distribute this software and
     10  1.1  cgd  * its documentation is hereby granted, provided that both the copyright
     11  1.1  cgd  * notice and this permission notice appear in all copies of the
     12  1.1  cgd  * software, derivative works or modified versions, and any portions
     13  1.1  cgd  * thereof, and that both notices appear in supporting documentation.
     14  1.1  cgd  *
     15  1.1  cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.1  cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  1.1  cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.1  cgd  *
     19  1.1  cgd  * Carnegie Mellon requests users of this software to return to
     20  1.1  cgd  *
     21  1.1  cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  1.1  cgd  *  School of Computer Science
     23  1.1  cgd  *  Carnegie Mellon University
     24  1.1  cgd  *  Pittsburgh PA 15213-3890
     25  1.1  cgd  *
     26  1.1  cgd  * any improvements or extensions that they make and grant Carnegie the
     27  1.1  cgd  * rights to redistribute these changes.
     28  1.1  cgd  */
     29  1.1  cgd 
     30  1.1  cgd #include <sys/types.h>
     31  1.1  cgd #include <sys/param.h>
     32  1.1  cgd #include <sys/time.h>
     33  1.1  cgd #include <sys/systm.h>
     34  1.1  cgd #include <sys/errno.h>
     35  1.1  cgd #include <sys/device.h>
     36  1.1  cgd #include <vm/vm.h>
     37  1.1  cgd 
     38  1.5  cgd #include <machine/bus.h>
     39  1.5  cgd #include <machine/intr.h>
     40  1.5  cgd 
     41  1.1  cgd #include <dev/isa/isavar.h>
     42  1.3  cgd #include <dev/pci/pcireg.h>
     43  1.1  cgd #include <dev/pci/pcivar.h>
     44  1.1  cgd 
     45  1.3  cgd #include <alpha/pci/apecsvar.h>
     46  1.1  cgd 
     47  1.3  cgd #include <alpha/pci/pci_2100_a50.h>
     48  1.3  cgd #include <alpha/pci/siovar.h>
     49  1.7  cgd #include <alpha/pci/sioreg.h>
     50  1.1  cgd 
     51  1.3  cgd #include "sio.h"
     52  1.1  cgd 
     53  1.5  cgd int	dec_2100_a50_intr_map __P((void *, pcitag_t, int, int,
     54  1.5  cgd 	    pci_intr_handle_t *));
     55  1.5  cgd const char *dec_2100_a50_intr_string __P((void *, pci_intr_handle_t));
     56  1.5  cgd void    *dec_2100_a50_intr_establish __P((void *, pci_intr_handle_t,
     57  1.5  cgd 	    int, int (*func)(void *), void *));
     58  1.5  cgd void    dec_2100_a50_intr_disestablish __P((void *, void *));
     59  1.5  cgd 
     60  1.7  cgd #define	APECS_SIO_DEVICE	7	/* XXX */
     61  1.7  cgd 
     62  1.5  cgd void
     63  1.5  cgd pci_2100_a50_pickintr(acp)
     64  1.5  cgd 	struct apecs_config *acp;
     65  1.5  cgd {
     66  1.5  cgd 	bus_chipset_tag_t bc = &acp->ac_bc;
     67  1.5  cgd 	pci_chipset_tag_t pc = &acp->ac_pc;
     68  1.5  cgd 	pcireg_t sioclass;
     69  1.5  cgd 	int sioII;
     70  1.5  cgd 
     71  1.5  cgd 	/* XXX MAGIC NUMBER */
     72  1.5  cgd 	sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, 7, 0), PCI_CLASS_REG);
     73  1.5  cgd         sioII = (sioclass & 0xff) >= 3;
     74  1.5  cgd 
     75  1.5  cgd 	if (!sioII)
     76  1.5  cgd 		printf("WARNING: SIO NOT SIO II... NO BETS...\n");
     77  1.5  cgd 
     78  1.5  cgd 	pc->pc_intr_v = acp;
     79  1.5  cgd 	pc->pc_intr_map = dec_2100_a50_intr_map;
     80  1.5  cgd 	pc->pc_intr_string = dec_2100_a50_intr_string;
     81  1.5  cgd 	pc->pc_intr_establish = dec_2100_a50_intr_establish;
     82  1.5  cgd 	pc->pc_intr_disestablish = dec_2100_a50_intr_disestablish;
     83  1.1  cgd 
     84  1.5  cgd #if NSIO
     85  1.5  cgd         sio_intr_setup(bc);
     86  1.5  cgd 	set_iointr(&sio_iointr);
     87  1.5  cgd #else
     88  1.5  cgd 	panic("pci_2100_a50_pickintr: no I/O interrupt handler (no sio)");
     89  1.5  cgd #endif
     90  1.5  cgd }
     91  1.5  cgd 
     92  1.5  cgd int
     93  1.5  cgd dec_2100_a50_intr_map(acv, bustag, buspin, line, ihp)
     94  1.3  cgd 	void *acv;
     95  1.5  cgd         pcitag_t bustag;
     96  1.5  cgd 	int buspin, line;
     97  1.5  cgd 	pci_intr_handle_t *ihp;
     98  1.1  cgd {
     99  1.3  cgd 	struct apecs_config *acp = acv;
    100  1.5  cgd 	pci_chipset_tag_t pc = &acp->ac_pc;
    101  1.5  cgd 	int device, pirq;
    102  1.5  cgd 	pcireg_t pirqreg;
    103  1.3  cgd 	u_int8_t pirqline;
    104  1.1  cgd 
    105  1.5  cgd         if (buspin == 0) {
    106  1.3  cgd                 /* No IRQ used. */
    107  1.5  cgd                 return 1;
    108  1.3  cgd         }
    109  1.5  cgd         if (buspin > 4) {
    110  1.5  cgd                 printf("pci_map_int: bad interrupt pin %d\n", buspin);
    111  1.5  cgd                 return 1;
    112  1.3  cgd         }
    113  1.1  cgd 
    114  1.5  cgd 	pci_decompose_tag(pc, bustag, NULL, &device, NULL);
    115  1.1  cgd 
    116  1.1  cgd 	switch (device) {
    117  1.1  cgd 	case 6:					/* NCR SCSI */
    118  1.1  cgd 		pirq = 3;
    119  1.1  cgd 		break;
    120  1.1  cgd 
    121  1.1  cgd 	case 11:				/* slot 1 */
    122  1.5  cgd 	case 14:				/* slot 3 */
    123  1.5  cgd 		switch (buspin) {
    124  1.1  cgd 		case PCI_INTERRUPT_PIN_A:
    125  1.1  cgd 		case PCI_INTERRUPT_PIN_D:
    126  1.1  cgd 			pirq = 0;
    127  1.1  cgd 			break;
    128  1.1  cgd 		case PCI_INTERRUPT_PIN_B:
    129  1.1  cgd 			pirq = 2;
    130  1.1  cgd 			break;
    131  1.1  cgd 		case PCI_INTERRUPT_PIN_C:
    132  1.1  cgd 			pirq = 1;
    133  1.1  cgd 			break;
    134  1.1  cgd 		};
    135  1.1  cgd 		break;
    136  1.1  cgd 
    137  1.1  cgd 	case 12:				/* slot 2 */
    138  1.5  cgd 		switch (buspin) {
    139  1.1  cgd 		case PCI_INTERRUPT_PIN_A:
    140  1.1  cgd 		case PCI_INTERRUPT_PIN_D:
    141  1.1  cgd 			pirq = 1;
    142  1.1  cgd 			break;
    143  1.1  cgd 		case PCI_INTERRUPT_PIN_B:
    144  1.1  cgd 			pirq = 0;
    145  1.1  cgd 			break;
    146  1.1  cgd 		case PCI_INTERRUPT_PIN_C:
    147  1.1  cgd 			pirq = 2;
    148  1.1  cgd 			break;
    149  1.1  cgd 		};
    150  1.1  cgd 		break;
    151  1.1  cgd 
    152  1.1  cgd 	case 13:				/* slot 3 */
    153  1.5  cgd 		switch (buspin) {
    154  1.1  cgd 		case PCI_INTERRUPT_PIN_A:
    155  1.1  cgd 		case PCI_INTERRUPT_PIN_D:
    156  1.1  cgd 			pirq = 2;
    157  1.1  cgd 			break;
    158  1.1  cgd 		case PCI_INTERRUPT_PIN_B:
    159  1.1  cgd 			pirq = 1;
    160  1.1  cgd 			break;
    161  1.1  cgd 		case PCI_INTERRUPT_PIN_C:
    162  1.1  cgd 			pirq = 0;
    163  1.1  cgd 			break;
    164  1.1  cgd 		};
    165  1.1  cgd 		break;
    166  1.1  cgd 	}
    167  1.1  cgd 
    168  1.7  cgd 	pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, APECS_SIO_DEVICE, 0),
    169  1.7  cgd 	    SIO_PCIREG_PIRQ_RTCTRL);
    170  1.1  cgd #if 0
    171  1.1  cgd 	printf("pci_2100_a50_map_int: device %d pin %c: pirq %d, reg = %x\n",
    172  1.5  cgd 		device, '@' + buspin, pirq, pirqreg);
    173  1.1  cgd #endif
    174  1.3  cgd 	pirqline = (pirqreg >> (pirq * 8)) & 0xff;
    175  1.3  cgd 	if ((pirqline & 0x80) != 0)
    176  1.5  cgd 		return 1;
    177  1.3  cgd 	pirqline &= 0xf;
    178  1.1  cgd 
    179  1.1  cgd #if 0
    180  1.1  cgd 	printf("pci_2100_a50_map_int: device %d pin %c: mapped to line %d\n",
    181  1.5  cgd 	    device, '@' + buspin, pirqline);
    182  1.1  cgd #endif
    183  1.1  cgd 
    184  1.5  cgd 	*ihp = pirqline;
    185  1.5  cgd 	return (0);
    186  1.3  cgd }
    187  1.3  cgd 
    188  1.5  cgd const char *
    189  1.5  cgd dec_2100_a50_intr_string(acv, ih)
    190  1.5  cgd 	void *acv;
    191  1.5  cgd 	pci_intr_handle_t ih;
    192  1.3  cgd {
    193  1.5  cgd 	struct apecs_config *acp = acv;
    194  1.3  cgd 
    195  1.5  cgd 	return sio_intr_string(NULL /*XXX*/, ih);
    196  1.1  cgd }
    197  1.1  cgd 
    198  1.5  cgd void *
    199  1.5  cgd dec_2100_a50_intr_establish(acv, ih, level, func, arg)
    200  1.5  cgd 	void *acv, *arg;
    201  1.5  cgd 	pci_intr_handle_t ih;
    202  1.5  cgd 	int level;
    203  1.5  cgd 	int (*func) __P((void *));
    204  1.1  cgd {
    205  1.5  cgd 	struct apecs_config *acp = acv;
    206  1.1  cgd 
    207  1.5  cgd 	return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
    208  1.5  cgd 	    arg);
    209  1.5  cgd }
    210  1.3  cgd 
    211  1.5  cgd void
    212  1.5  cgd dec_2100_a50_intr_disestablish(acv, cookie)
    213  1.5  cgd 	void *acv, *cookie;
    214  1.5  cgd {
    215  1.5  cgd 	struct apecs_config *acp = acv;
    216  1.1  cgd 
    217  1.5  cgd 	sio_intr_disestablish(NULL /*XXX*/, cookie);
    218  1.1  cgd }
    219