pci_2100_a50.c revision 1.24 1 /* $NetBSD: pci_2100_a50.c,v 1.24 1998/04/25 00:12:44 thorpej Exp $ */
2
3 /*
4 * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 * All rights reserved.
6 *
7 * Author: Chris G. Demetriou
8 *
9 * Permission to use, copy, modify and distribute this software and
10 * its documentation is hereby granted, provided that both the copyright
11 * notice and this permission notice appear in all copies of the
12 * software, derivative works or modified versions, and any portions
13 * thereof, and that both notices appear in supporting documentation.
14 *
15 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 *
19 * Carnegie Mellon requests users of this software to return to
20 *
21 * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 * School of Computer Science
23 * Carnegie Mellon University
24 * Pittsburgh PA 15213-3890
25 *
26 * any improvements or extensions that they make and grant Carnegie the
27 * rights to redistribute these changes.
28 */
29
30 #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
31
32 __KERNEL_RCSID(0, "$NetBSD: pci_2100_a50.c,v 1.24 1998/04/25 00:12:44 thorpej Exp $");
33
34 #include <sys/types.h>
35 #include <sys/param.h>
36 #include <sys/time.h>
37 #include <sys/systm.h>
38 #include <sys/errno.h>
39 #include <sys/device.h>
40 #include <vm/vm.h>
41
42 #include <machine/autoconf.h>
43 #include <machine/bus.h>
44 #include <machine/intr.h>
45
46 #include <dev/isa/isavar.h>
47 #include <dev/pci/pcireg.h>
48 #include <dev/pci/pcivar.h>
49
50 #include <alpha/pci/apecsvar.h>
51
52 #include <alpha/pci/pci_2100_a50.h>
53 #include <alpha/pci/siovar.h>
54 #include <alpha/pci/sioreg.h>
55
56 #include "sio.h"
57
58 int dec_2100_a50_intr_map __P((void *, pcitag_t, int, int,
59 pci_intr_handle_t *));
60 const char *dec_2100_a50_intr_string __P((void *, pci_intr_handle_t));
61 void *dec_2100_a50_intr_establish __P((void *, pci_intr_handle_t,
62 int, int (*func)(void *), void *));
63 void dec_2100_a50_intr_disestablish __P((void *, void *));
64
65 #define APECS_SIO_DEVICE 7 /* XXX */
66
67 void
68 pci_2100_a50_pickintr(acp)
69 struct apecs_config *acp;
70 {
71 bus_space_tag_t iot = &acp->ac_iot;
72 pci_chipset_tag_t pc = &acp->ac_pc;
73 pcireg_t sioclass;
74 int sioII;
75
76 /* XXX MAGIC NUMBER */
77 sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, 7, 0), PCI_CLASS_REG);
78 sioII = (sioclass & 0xff) >= 3;
79
80 if (!sioII)
81 printf("WARNING: SIO NOT SIO II... NO BETS...\n");
82
83 pc->pc_intr_v = acp;
84 pc->pc_intr_map = dec_2100_a50_intr_map;
85 pc->pc_intr_string = dec_2100_a50_intr_string;
86 pc->pc_intr_establish = dec_2100_a50_intr_establish;
87 pc->pc_intr_disestablish = dec_2100_a50_intr_disestablish;
88
89 /* Not supported on 2100 A50. */
90 pc->pc_pciide_compat_intr_establish = NULL;
91
92 #if NSIO
93 sio_intr_setup(pc, iot);
94 set_iointr(&sio_iointr);
95 #else
96 panic("pci_2100_a50_pickintr: no I/O interrupt handler (no sio)");
97 #endif
98 }
99
100 int
101 dec_2100_a50_intr_map(acv, bustag, buspin, line, ihp)
102 void *acv;
103 pcitag_t bustag;
104 int buspin, line;
105 pci_intr_handle_t *ihp;
106 {
107 struct apecs_config *acp = acv;
108 pci_chipset_tag_t pc = &acp->ac_pc;
109 int device, pirq;
110 pcireg_t pirqreg;
111 u_int8_t pirqline;
112
113 #ifndef DIAGNOSTIC
114 pirq = 0; /* XXX gcc -Wuninitialized */
115 #endif
116
117 if (buspin == 0) {
118 /* No IRQ used. */
119 return 1;
120 }
121 if (buspin > 4) {
122 printf("dec_2100_a50_intr_map: bad interrupt pin %d\n",
123 buspin);
124 return 1;
125 }
126
127 alpha_pci_decompose_tag(pc, bustag, NULL, &device, NULL);
128
129 switch (device) {
130 case 6: /* NCR SCSI */
131 pirq = 3;
132 break;
133
134 case 11: /* slot 1 */
135 case 14: /* slot 3 */
136 switch (buspin) {
137 case PCI_INTERRUPT_PIN_A:
138 case PCI_INTERRUPT_PIN_D:
139 pirq = 0;
140 break;
141 case PCI_INTERRUPT_PIN_B:
142 pirq = 2;
143 break;
144 case PCI_INTERRUPT_PIN_C:
145 pirq = 1;
146 break;
147 #ifdef DIAGNOSTIC
148 default: /* XXX gcc -Wuninitialized */
149 panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
150 buspin);
151 #endif
152 };
153 break;
154
155 case 12: /* slot 2 */
156 switch (buspin) {
157 case PCI_INTERRUPT_PIN_A:
158 case PCI_INTERRUPT_PIN_D:
159 pirq = 1;
160 break;
161 case PCI_INTERRUPT_PIN_B:
162 pirq = 0;
163 break;
164 case PCI_INTERRUPT_PIN_C:
165 pirq = 2;
166 break;
167 #ifdef DIAGNOSTIC
168 default: /* XXX gcc -Wuninitialized */
169 panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
170 buspin);
171 #endif
172 };
173 break;
174
175 case 13: /* slot 3 */
176 switch (buspin) {
177 case PCI_INTERRUPT_PIN_A:
178 case PCI_INTERRUPT_PIN_D:
179 pirq = 2;
180 break;
181 case PCI_INTERRUPT_PIN_B:
182 pirq = 1;
183 break;
184 case PCI_INTERRUPT_PIN_C:
185 pirq = 0;
186 break;
187 #ifdef DIAGNOSTIC
188 default: /* XXX gcc -Wuninitialized */
189 panic("dec_2100_a50_intr_map bogus PCI pin %d\n",
190 buspin);
191 #endif
192 };
193 break;
194
195 default:
196 printf("dec_2100_a50_intr_map: weird device number %d\n",
197 device);
198 return 1;
199 }
200
201 pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, APECS_SIO_DEVICE, 0),
202 SIO_PCIREG_PIRQ_RTCTRL);
203 #if 0
204 printf("pci_2100_a50_intr_map: device %d pin %c: pirq %d, reg = %x\n",
205 device, '@' + buspin, pirq, pirqreg);
206 #endif
207 pirqline = (pirqreg >> (pirq * 8)) & 0xff;
208 if ((pirqline & 0x80) != 0)
209 return 1;
210 pirqline &= 0xf;
211
212 #if 0
213 printf("pci_2100_a50_intr_map: device %d pin %c: mapped to line %d\n",
214 device, '@' + buspin, pirqline);
215 #endif
216
217 *ihp = pirqline;
218 return (0);
219 }
220
221 const char *
222 dec_2100_a50_intr_string(acv, ih)
223 void *acv;
224 pci_intr_handle_t ih;
225 {
226 #if 0
227 struct apecs_config *acp = acv;
228 #endif
229
230 return sio_intr_string(NULL /*XXX*/, ih);
231 }
232
233 void *
234 dec_2100_a50_intr_establish(acv, ih, level, func, arg)
235 void *acv, *arg;
236 pci_intr_handle_t ih;
237 int level;
238 int (*func) __P((void *));
239 {
240 #if 0
241 struct apecs_config *acp = acv;
242 #endif
243
244 return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
245 arg);
246 }
247
248 void
249 dec_2100_a50_intr_disestablish(acv, cookie)
250 void *acv, *cookie;
251 {
252 #if 0
253 struct apecs_config *acp = acv;
254 #endif
255
256 sio_intr_disestablish(NULL /*XXX*/, cookie);
257 }
258