Home | History | Annotate | Line # | Download | only in pci
pci_6600.c revision 1.12
      1  1.12  drochner /* $NetBSD: pci_6600.c,v 1.12 2005/06/02 13:17:45 drochner Exp $ */
      2   1.1      ross 
      3   1.1      ross /*-
      4   1.1      ross  * Copyright (c) 1999 by Ross Harvey.  All rights reserved.
      5   1.1      ross  *
      6   1.1      ross  * Redistribution and use in source and binary forms, with or without
      7   1.1      ross  * modification, are permitted provided that the following conditions
      8   1.1      ross  * are met:
      9   1.1      ross  * 1. Redistributions of source code must retain the above copyright
     10   1.1      ross  *    notice, this list of conditions and the following disclaimer.
     11   1.1      ross  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.1      ross  *    notice, this list of conditions and the following disclaimer in the
     13   1.1      ross  *    documentation and/or other materials provided with the distribution.
     14   1.1      ross  * 3. All advertising materials mentioning features or use of this software
     15   1.1      ross  *    must display the following acknowledgement:
     16   1.1      ross  *	This product includes software developed by Ross Harvey.
     17   1.1      ross  * 4. The name of Ross Harvey may not be used to endorse or promote products
     18   1.1      ross  *    derived from this software without specific prior written permission.
     19   1.1      ross  *
     20   1.1      ross  * THIS SOFTWARE IS PROVIDED BY ROSS HARVEY ``AS IS'' AND ANY EXPRESS
     21   1.1      ross  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     22   1.1      ross  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURP0SE
     23   1.1      ross  * ARE DISCLAIMED.  IN NO EVENT SHALL ROSS HARVEY BE LIABLE FOR ANY
     24   1.1      ross  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25   1.1      ross  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26   1.1      ross  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27   1.1      ross  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28   1.1      ross  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29   1.1      ross  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30   1.1      ross  * SUCH DAMAGE.
     31   1.1      ross  *
     32   1.1      ross  */
     33   1.1      ross 
     34   1.1      ross #include <sys/cdefs.h>
     35   1.1      ross 
     36  1.12  drochner __KERNEL_RCSID(0, "$NetBSD: pci_6600.c,v 1.12 2005/06/02 13:17:45 drochner Exp $");
     37   1.1      ross 
     38   1.1      ross #include <sys/param.h>
     39   1.1      ross #include <sys/systm.h>
     40   1.1      ross #include <sys/kernel.h>
     41   1.1      ross #include <sys/device.h>
     42   1.1      ross #include <sys/malloc.h>
     43   1.6       mrg 
     44   1.6       mrg #include <uvm/uvm_extern.h>
     45   1.1      ross 
     46   1.1      ross #include <machine/autoconf.h>
     47   1.1      ross #define _ALPHA_BUS_DMA_PRIVATE
     48   1.1      ross #include <machine/bus.h>
     49   1.1      ross #include <machine/rpb.h>
     50   1.1      ross #include <machine/alpha.h>
     51   1.1      ross 
     52   1.1      ross #include <dev/pci/pcireg.h>
     53   1.1      ross #include <dev/pci/pcivar.h>
     54   1.1      ross #include <dev/pci/pciidereg.h>
     55   1.1      ross #include <dev/pci/pciidevar.h>
     56   1.1      ross 
     57   1.1      ross #include <alpha/pci/tsreg.h>
     58   1.1      ross #include <alpha/pci/tsvar.h>
     59   1.1      ross #include <alpha/pci/pci_6600.h>
     60   1.1      ross 
     61   1.1      ross #define pci_6600() { Generate ctags(1) key. }
     62   1.1      ross 
     63   1.1      ross #include "sio.h"
     64   1.1      ross #if NSIO
     65   1.1      ross #include <alpha/pci/siovar.h>
     66   1.1      ross #endif
     67   1.1      ross 
     68   1.4   thorpej #define	PCI_NIRQ		64
     69   1.1      ross #define	PCI_STRAY_MAX		5
     70   1.1      ross 
     71   1.2   thorpej /*
     72   1.2   thorpej  * Some Tsunami models have a PCI device (the USB controller) with interrupts
     73   1.2   thorpej  * tied to ISA IRQ lines.  The IRQ is encoded as:
     74   1.2   thorpej  *
     75   1.2   thorpej  *	line = 0xe0 | isa_irq;
     76   1.2   thorpej  */
     77   1.2   thorpej #define	DEC_6600_LINE_IS_ISA(line)	((line) >= 0xe0 && (line) <= 0xef)
     78   1.2   thorpej #define	DEC_6600_LINE_ISA_IRQ(line)	((line) & 0x0f)
     79   1.2   thorpej 
     80  1.12  drochner static const char *irqtype = "6600 irq";
     81   1.1      ross static struct tsp_config *sioprimary;
     82   1.1      ross 
     83   1.1      ross void dec_6600_intr_disestablish __P((void *, void *));
     84   1.1      ross void *dec_6600_intr_establish __P((
     85   1.1      ross     void *, pci_intr_handle_t, int, int (*func)(void *), void *));
     86   1.1      ross const char *dec_6600_intr_string __P((void *, pci_intr_handle_t));
     87   1.3       cgd const struct evcnt *dec_6600_intr_evcnt __P((void *, pci_intr_handle_t));
     88   1.7  sommerfe int dec_6600_intr_map __P((struct pci_attach_args *, pci_intr_handle_t *));
     89   1.1      ross void *dec_6600_pciide_compat_intr_establish __P((void *, struct device *,
     90   1.1      ross     struct pci_attach_args *, int, int (*)(void *), void *));
     91   1.1      ross 
     92   1.1      ross struct alpha_shared_intr *dec_6600_pci_intr;
     93   1.1      ross 
     94   1.8   thorpej void dec_6600_iointr __P((void *arg, unsigned long vec));
     95   1.1      ross extern void dec_6600_intr_enable __P((int irq));
     96   1.1      ross extern void dec_6600_intr_disable __P((int irq));
     97   1.1      ross 
     98   1.1      ross void
     99   1.1      ross pci_6600_pickintr(pcp)
    100   1.1      ross 	struct tsp_config *pcp;
    101   1.1      ross {
    102   1.1      ross 	bus_space_tag_t iot = &pcp->pc_iot;
    103   1.1      ross 	pci_chipset_tag_t pc = &pcp->pc_pc;
    104   1.4   thorpej 	char *cp;
    105   1.1      ross 	int i;
    106   1.1      ross 
    107   1.1      ross         pc->pc_intr_v = pcp;
    108   1.1      ross         pc->pc_intr_map = dec_6600_intr_map;
    109   1.1      ross         pc->pc_intr_string = dec_6600_intr_string;
    110   1.3       cgd 	pc->pc_intr_evcnt = dec_6600_intr_evcnt;
    111   1.1      ross         pc->pc_intr_establish = dec_6600_intr_establish;
    112   1.1      ross         pc->pc_intr_disestablish = dec_6600_intr_disestablish;
    113   1.1      ross 	pc->pc_pciide_compat_intr_establish = NULL;
    114   1.1      ross 
    115   1.1      ross 	/*
    116   1.1      ross 	 * System-wide and Pchip-0-only logic...
    117   1.1      ross 	 */
    118   1.1      ross 	if (dec_6600_pci_intr == NULL) {
    119   1.1      ross 		sioprimary = pcp;
    120   1.1      ross 		pc->pc_pciide_compat_intr_establish =
    121   1.1      ross 		    dec_6600_pciide_compat_intr_establish;
    122   1.4   thorpej 		dec_6600_pci_intr = alpha_shared_intr_alloc(PCI_NIRQ, 8);
    123   1.4   thorpej 		for (i = 0; i < PCI_NIRQ; i++) {
    124   1.1      ross 			alpha_shared_intr_set_maxstrays(dec_6600_pci_intr, i,
    125   1.1      ross 			    PCI_STRAY_MAX);
    126   1.2   thorpej 			alpha_shared_intr_set_private(dec_6600_pci_intr, i,
    127   1.2   thorpej 			    sioprimary);
    128   1.4   thorpej 
    129   1.4   thorpej 			cp = alpha_shared_intr_string(dec_6600_pci_intr, i);
    130   1.4   thorpej 			sprintf(cp, "irq %d", i);
    131   1.4   thorpej 			evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    132   1.4   thorpej 			    dec_6600_pci_intr, 1), EVCNT_TYPE_INTR, NULL,
    133   1.4   thorpej 			    "dec_6600", cp);
    134   1.2   thorpej 		}
    135   1.1      ross #if NSIO
    136   1.1      ross 		sio_intr_setup(pc, iot);
    137   1.1      ross 		dec_6600_intr_enable(55);	/* irq line for sio */
    138   1.1      ross #endif
    139   1.1      ross 	}
    140   1.1      ross }
    141   1.1      ross 
    142   1.1      ross int
    143   1.7  sommerfe dec_6600_intr_map(pa, ihp)
    144   1.7  sommerfe 	struct pci_attach_args *pa;
    145   1.1      ross         pci_intr_handle_t *ihp;
    146   1.1      ross {
    147   1.7  sommerfe 	pcitag_t bustag = pa->pa_intrtag;
    148   1.7  sommerfe 	int buspin = pa->pa_intrpin, line = pa->pa_intrline;
    149   1.7  sommerfe 	pci_chipset_tag_t pc = pa->pa_pc;
    150   1.1      ross 	int bus, device, function;
    151   1.1      ross 
    152   1.1      ross 	if (buspin == 0) {
    153   1.1      ross 		/* No IRQ used. */
    154   1.1      ross 		return 1;
    155   1.1      ross 	}
    156   1.1      ross 	if (buspin > 4) {
    157   1.1      ross 		printf("intr_map: bad interrupt pin %d\n", buspin);
    158   1.1      ross 		return 1;
    159   1.1      ross 	}
    160   1.1      ross 
    161   1.9   thorpej 	pci_decompose_tag(pc, bustag, &bus, &device, &function);
    162   1.2   thorpej 
    163   1.1      ross 	/*
    164   1.1      ross 	 * The console places the interrupt mapping in the "line" value.
    165   1.1      ross 	 * A value of (char)-1 indicates there is no mapping.
    166   1.1      ross 	 */
    167   1.2   thorpej 	if (line == 0xff) {
    168   1.2   thorpej 		printf("dec_6600_intr_map: no mapping for %d/%d/%d\n",
    169   1.2   thorpej 		    bus, device, function);
    170   1.1      ross 		return (1);
    171   1.1      ross 	}
    172   1.1      ross 
    173   1.2   thorpej #if NSIO == 0
    174   1.2   thorpej 	if (DEC_6600_LINE_IS_ISA(line)) {
    175   1.2   thorpej 		printf("dec_6600_intr_map: ISA IRQ %d for %d/%d/%d\n",
    176   1.2   thorpej 		    DEC_6600_LINE_ISA_IRQ(line), bus, device, function);
    177   1.2   thorpej 		return (1);
    178   1.2   thorpej 	}
    179   1.2   thorpej #endif
    180   1.2   thorpej 
    181   1.4   thorpej 	if (DEC_6600_LINE_IS_ISA(line) == 0 && line >= PCI_NIRQ)
    182  1.10    provos 		panic("dec_6600_intr_map: dec 6600 irq too large (%d)",
    183   1.2   thorpej 		    line);
    184   1.1      ross 
    185   1.1      ross 	*ihp = line;
    186   1.1      ross 	return (0);
    187   1.1      ross }
    188   1.1      ross 
    189   1.1      ross const char *
    190   1.1      ross dec_6600_intr_string(acv, ih)
    191   1.1      ross 	void *acv;
    192   1.1      ross 	pci_intr_handle_t ih;
    193   1.1      ross {
    194   1.1      ross 
    195   1.2   thorpej 	static const char irqfmt[] = "dec 6600 irq %ld";
    196   1.2   thorpej 	static char irqstr[sizeof irqfmt];
    197   1.1      ross 
    198   1.2   thorpej #if NSIO
    199   1.2   thorpej 	if (DEC_6600_LINE_IS_ISA(ih))
    200   1.2   thorpej 		return (sio_intr_string(NULL /*XXX*/,
    201   1.2   thorpej 		    DEC_6600_LINE_ISA_IRQ(ih)));
    202   1.2   thorpej #endif
    203   1.2   thorpej 
    204   1.2   thorpej 	snprintf(irqstr, sizeof irqstr, irqfmt, ih);
    205   1.2   thorpej 	return (irqstr);
    206   1.3       cgd }
    207   1.3       cgd 
    208   1.3       cgd const struct evcnt *
    209   1.3       cgd dec_6600_intr_evcnt(acv, ih)
    210   1.3       cgd 	void *acv;
    211   1.3       cgd 	pci_intr_handle_t ih;
    212   1.3       cgd {
    213   1.3       cgd 
    214   1.3       cgd #if NSIO
    215   1.3       cgd 	if (DEC_6600_LINE_IS_ISA(ih))
    216   1.3       cgd 		return (sio_intr_evcnt(NULL /*XXX*/,
    217   1.3       cgd 		    DEC_6600_LINE_ISA_IRQ(ih)));
    218   1.3       cgd #endif
    219   1.3       cgd 
    220   1.4   thorpej 	return (alpha_shared_intr_evcnt(dec_6600_pci_intr, ih));
    221   1.1      ross }
    222   1.1      ross 
    223   1.1      ross void *
    224   1.1      ross dec_6600_intr_establish(acv, ih, level, func, arg)
    225   1.1      ross         void *acv, *arg;
    226   1.1      ross         pci_intr_handle_t ih;
    227   1.1      ross         int level;
    228   1.1      ross         int (*func) __P((void *));
    229   1.1      ross {
    230   1.1      ross 	void *cookie;
    231   1.1      ross 
    232   1.2   thorpej #if NSIO
    233   1.2   thorpej 	if (DEC_6600_LINE_IS_ISA(ih))
    234   1.2   thorpej 		return (sio_intr_establish(NULL /*XXX*/,
    235   1.2   thorpej 		    DEC_6600_LINE_ISA_IRQ(ih), IST_LEVEL, level, func, arg));
    236   1.2   thorpej #endif
    237   1.2   thorpej 
    238   1.4   thorpej 	if (ih >= PCI_NIRQ)
    239  1.10    provos 		panic("dec_6600_intr_establish: bogus dec 6600 IRQ 0x%lx",
    240   1.2   thorpej 		    ih);
    241   1.2   thorpej 
    242   1.1      ross 	cookie = alpha_shared_intr_establish(dec_6600_pci_intr, ih, IST_LEVEL,
    243   1.1      ross 	    level, func, arg, irqtype);
    244   1.1      ross 
    245   1.8   thorpej 	if (cookie != NULL &&
    246   1.8   thorpej 	    alpha_shared_intr_firstactive(dec_6600_pci_intr, ih)) {
    247   1.8   thorpej 		scb_set(0x900 + SCB_IDXTOVEC(ih), dec_6600_iointr, NULL);
    248   1.1      ross 		dec_6600_intr_enable(ih);
    249   1.8   thorpej 	}
    250   1.1      ross 	return (cookie);
    251   1.1      ross }
    252   1.1      ross 
    253   1.1      ross void
    254   1.1      ross dec_6600_intr_disestablish(acv, cookie)
    255   1.1      ross         void *acv, *cookie;
    256   1.1      ross {
    257   1.1      ross 	struct alpha_shared_intrhand *ih = cookie;
    258   1.1      ross 	unsigned int irq = ih->ih_num;
    259   1.1      ross 	int s;
    260   1.2   thorpej 
    261   1.2   thorpej #if NSIO
    262   1.2   thorpej 	/*
    263   1.2   thorpej 	 * We have to determine if this is an ISA IRQ or not!  We do this
    264   1.2   thorpej 	 * by checking to see if the intrhand points back to an intrhead
    265   1.2   thorpej 	 * that points to the sioprimary TSP.  If not, it's an ISA IRQ.
    266   1.2   thorpej 	 * Pretty disgusting, eh?
    267   1.2   thorpej 	 */
    268   1.2   thorpej 	if (ih->ih_intrhead->intr_private != sioprimary) {
    269   1.2   thorpej 		sio_intr_disestablish(NULL /*XXX*/, cookie);
    270   1.2   thorpej 		return;
    271   1.2   thorpej 	}
    272   1.2   thorpej #endif
    273   1.1      ross 
    274   1.1      ross 	s = splhigh();
    275   1.1      ross 
    276   1.1      ross 	alpha_shared_intr_disestablish(dec_6600_pci_intr, cookie, irqtype);
    277   1.1      ross 	if (alpha_shared_intr_isactive(dec_6600_pci_intr, irq) == 0) {
    278   1.1      ross 		dec_6600_intr_disable(irq);
    279   1.1      ross 		alpha_shared_intr_set_dfltsharetype(dec_6600_pci_intr, irq,
    280   1.1      ross 		    IST_NONE);
    281   1.8   thorpej 		scb_free(0x900 + SCB_IDXTOVEC(irq));
    282   1.1      ross 	}
    283   1.1      ross 
    284   1.1      ross 	splx(s);
    285   1.1      ross }
    286   1.1      ross 
    287   1.1      ross void
    288   1.8   thorpej dec_6600_iointr(arg, vec)
    289   1.8   thorpej 	void *arg;
    290   1.1      ross 	unsigned long vec;
    291   1.1      ross {
    292   1.1      ross 	int irq;
    293   1.1      ross 
    294   1.8   thorpej 	irq = SCB_VECTOIDX(vec - 0x900);
    295   1.1      ross 
    296   1.8   thorpej 	if (irq >= PCI_NIRQ)
    297   1.8   thorpej 		panic("iointr: irq %d is too high", irq);
    298   1.1      ross 
    299   1.8   thorpej 	if (!alpha_shared_intr_dispatch(dec_6600_pci_intr, irq)) {
    300   1.8   thorpej 		alpha_shared_intr_stray(dec_6600_pci_intr, irq,
    301   1.8   thorpej 		    irqtype);
    302   1.8   thorpej 		if (ALPHA_SHARED_INTR_DISABLE(dec_6600_pci_intr, irq))
    303   1.8   thorpej 			dec_6600_intr_disable(irq);
    304  1.11   thorpej 	} else
    305  1.11   thorpej 		alpha_shared_intr_reset_strays(dec_6600_pci_intr, irq);
    306   1.1      ross }
    307   1.1      ross 
    308   1.1      ross void
    309   1.1      ross dec_6600_intr_enable(irq)
    310   1.1      ross 	int irq;
    311   1.1      ross {
    312   1.1      ross 	alpha_mb();
    313   1.1      ross 	STQP(TS_C_DIM0) |= 1UL << irq;
    314   1.1      ross 	alpha_mb();
    315   1.1      ross }
    316   1.1      ross 
    317   1.1      ross void
    318   1.1      ross dec_6600_intr_disable(irq)
    319   1.1      ross 	int irq;
    320   1.1      ross {
    321   1.1      ross 	alpha_mb();
    322   1.1      ross 	STQP(TS_C_DIM0) &= ~(1UL << irq);
    323   1.1      ross 	alpha_mb();
    324   1.1      ross }
    325   1.1      ross 
    326   1.1      ross void *
    327   1.1      ross dec_6600_pciide_compat_intr_establish(v, dev, pa, chan, func, arg)
    328   1.1      ross 	void *v;
    329   1.1      ross 	struct device *dev;
    330   1.1      ross 	struct pci_attach_args *pa;
    331   1.1      ross 	int chan;
    332   1.1      ross 	int (*func) __P((void *));
    333   1.1      ross 	void *arg;
    334   1.1      ross {
    335   1.1      ross 	pci_chipset_tag_t pc = pa->pa_pc;
    336   1.1      ross 	void *cookie = NULL;
    337   1.1      ross 	int bus, irq;
    338   1.1      ross 
    339   1.9   thorpej 	pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
    340   1.1      ross 
    341   1.2   thorpej 	/*
    342   1.2   thorpej 	 * If this isn't PCI bus #0 on the TSP that holds the PCI-ISA
    343   1.2   thorpej 	 * bridge, all bets are off.
    344   1.2   thorpej 	 */
    345   1.1      ross 	if (bus != 0 || pc->pc_intr_v != sioprimary)
    346   1.2   thorpej 		return (NULL);
    347   1.1      ross 
    348   1.1      ross 	irq = PCIIDE_COMPAT_IRQ(chan);
    349   1.1      ross #if NSIO
    350   1.1      ross 	cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
    351   1.1      ross 	    func, arg);
    352   1.5   thorpej 	if (cookie == NULL)
    353   1.5   thorpej 		return (NULL);
    354   1.5   thorpej 	printf("%s: %s channel interrupting at %s\n", dev->dv_xname,
    355   1.5   thorpej 	    PCIIDE_CHANNEL_NAME(chan), sio_intr_string(NULL /*XXX*/, irq));
    356   1.1      ross #endif
    357   1.1      ross 	return (cookie);
    358   1.1      ross }
    359