Home | History | Annotate | Line # | Download | only in pci
pci_6600.c revision 1.5
      1  1.5  thorpej /* $NetBSD: pci_6600.c,v 1.5 2000/06/06 00:50:15 thorpej Exp $ */
      2  1.1     ross 
      3  1.1     ross /*-
      4  1.1     ross  * Copyright (c) 1999 by Ross Harvey.  All rights reserved.
      5  1.1     ross  *
      6  1.1     ross  * Redistribution and use in source and binary forms, with or without
      7  1.1     ross  * modification, are permitted provided that the following conditions
      8  1.1     ross  * are met:
      9  1.1     ross  * 1. Redistributions of source code must retain the above copyright
     10  1.1     ross  *    notice, this list of conditions and the following disclaimer.
     11  1.1     ross  * 2. Redistributions in binary form must reproduce the above copyright
     12  1.1     ross  *    notice, this list of conditions and the following disclaimer in the
     13  1.1     ross  *    documentation and/or other materials provided with the distribution.
     14  1.1     ross  * 3. All advertising materials mentioning features or use of this software
     15  1.1     ross  *    must display the following acknowledgement:
     16  1.1     ross  *	This product includes software developed by Ross Harvey.
     17  1.1     ross  * 4. The name of Ross Harvey may not be used to endorse or promote products
     18  1.1     ross  *    derived from this software without specific prior written permission.
     19  1.1     ross  *
     20  1.1     ross  * THIS SOFTWARE IS PROVIDED BY ROSS HARVEY ``AS IS'' AND ANY EXPRESS
     21  1.1     ross  * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     22  1.1     ross  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURP0SE
     23  1.1     ross  * ARE DISCLAIMED.  IN NO EVENT SHALL ROSS HARVEY BE LIABLE FOR ANY
     24  1.1     ross  * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25  1.1     ross  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26  1.1     ross  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27  1.1     ross  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28  1.1     ross  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29  1.1     ross  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30  1.1     ross  * SUCH DAMAGE.
     31  1.1     ross  *
     32  1.1     ross  */
     33  1.1     ross 
     34  1.1     ross #include <sys/cdefs.h>
     35  1.1     ross 
     36  1.5  thorpej __KERNEL_RCSID(0, "$NetBSD: pci_6600.c,v 1.5 2000/06/06 00:50:15 thorpej Exp $");
     37  1.1     ross 
     38  1.1     ross #include <sys/param.h>
     39  1.1     ross #include <sys/systm.h>
     40  1.1     ross #include <sys/kernel.h>
     41  1.1     ross #include <sys/device.h>
     42  1.1     ross #include <sys/malloc.h>
     43  1.1     ross #include <vm/vm.h>
     44  1.1     ross 
     45  1.1     ross #include <machine/autoconf.h>
     46  1.1     ross #define _ALPHA_BUS_DMA_PRIVATE
     47  1.1     ross #include <machine/bus.h>
     48  1.1     ross #include <machine/rpb.h>
     49  1.1     ross #include <machine/alpha.h>
     50  1.1     ross 
     51  1.1     ross #include <dev/pci/pcireg.h>
     52  1.1     ross #include <dev/pci/pcivar.h>
     53  1.1     ross #include <dev/pci/pciidereg.h>
     54  1.1     ross #include <dev/pci/pciidevar.h>
     55  1.1     ross 
     56  1.1     ross #include <alpha/pci/tsreg.h>
     57  1.1     ross #include <alpha/pci/tsvar.h>
     58  1.1     ross #include <alpha/pci/pci_6600.h>
     59  1.1     ross 
     60  1.1     ross #define pci_6600() { Generate ctags(1) key. }
     61  1.1     ross 
     62  1.1     ross #include "sio.h"
     63  1.1     ross #if NSIO
     64  1.1     ross #include <alpha/pci/siovar.h>
     65  1.1     ross #endif
     66  1.1     ross 
     67  1.4  thorpej #define	PCI_NIRQ		64
     68  1.1     ross #define	PCI_STRAY_MAX		5
     69  1.1     ross 
     70  1.2  thorpej /*
     71  1.2  thorpej  * Some Tsunami models have a PCI device (the USB controller) with interrupts
     72  1.2  thorpej  * tied to ISA IRQ lines.  The IRQ is encoded as:
     73  1.2  thorpej  *
     74  1.2  thorpej  *	line = 0xe0 | isa_irq;
     75  1.2  thorpej  */
     76  1.2  thorpej #define	DEC_6600_LINE_IS_ISA(line)	((line) >= 0xe0 && (line) <= 0xef)
     77  1.2  thorpej #define	DEC_6600_LINE_ISA_IRQ(line)	((line) & 0x0f)
     78  1.2  thorpej 
     79  1.1     ross static char *irqtype = "6600 irq";
     80  1.1     ross static struct tsp_config *sioprimary;
     81  1.1     ross 
     82  1.1     ross void dec_6600_intr_disestablish __P((void *, void *));
     83  1.1     ross void *dec_6600_intr_establish __P((
     84  1.1     ross     void *, pci_intr_handle_t, int, int (*func)(void *), void *));
     85  1.1     ross const char *dec_6600_intr_string __P((void *, pci_intr_handle_t));
     86  1.3      cgd const struct evcnt *dec_6600_intr_evcnt __P((void *, pci_intr_handle_t));
     87  1.1     ross int dec_6600_intr_map __P((void *, pcitag_t, int, int, pci_intr_handle_t *));
     88  1.1     ross void *dec_6600_pciide_compat_intr_establish __P((void *, struct device *,
     89  1.1     ross     struct pci_attach_args *, int, int (*)(void *), void *));
     90  1.1     ross 
     91  1.1     ross struct alpha_shared_intr *dec_6600_pci_intr;
     92  1.1     ross 
     93  1.1     ross void dec_6600_iointr __P((void *framep, unsigned long vec));
     94  1.1     ross extern void dec_6600_intr_enable __P((int irq));
     95  1.1     ross extern void dec_6600_intr_disable __P((int irq));
     96  1.1     ross 
     97  1.1     ross void
     98  1.1     ross pci_6600_pickintr(pcp)
     99  1.1     ross 	struct tsp_config *pcp;
    100  1.1     ross {
    101  1.1     ross 	bus_space_tag_t iot = &pcp->pc_iot;
    102  1.1     ross 	pci_chipset_tag_t pc = &pcp->pc_pc;
    103  1.4  thorpej 	char *cp;
    104  1.1     ross 	int i;
    105  1.1     ross 
    106  1.1     ross         pc->pc_intr_v = pcp;
    107  1.1     ross         pc->pc_intr_map = dec_6600_intr_map;
    108  1.1     ross         pc->pc_intr_string = dec_6600_intr_string;
    109  1.3      cgd 	pc->pc_intr_evcnt = dec_6600_intr_evcnt;
    110  1.1     ross         pc->pc_intr_establish = dec_6600_intr_establish;
    111  1.1     ross         pc->pc_intr_disestablish = dec_6600_intr_disestablish;
    112  1.1     ross 	pc->pc_pciide_compat_intr_establish = NULL;
    113  1.1     ross 
    114  1.1     ross 	/*
    115  1.1     ross 	 * System-wide and Pchip-0-only logic...
    116  1.1     ross 	 */
    117  1.1     ross 	if (dec_6600_pci_intr == NULL) {
    118  1.1     ross 		sioprimary = pcp;
    119  1.1     ross 		pc->pc_pciide_compat_intr_establish =
    120  1.1     ross 		    dec_6600_pciide_compat_intr_establish;
    121  1.4  thorpej 		dec_6600_pci_intr = alpha_shared_intr_alloc(PCI_NIRQ, 8);
    122  1.4  thorpej 		for (i = 0; i < PCI_NIRQ; i++) {
    123  1.1     ross 			alpha_shared_intr_set_maxstrays(dec_6600_pci_intr, i,
    124  1.1     ross 			    PCI_STRAY_MAX);
    125  1.2  thorpej 			alpha_shared_intr_set_private(dec_6600_pci_intr, i,
    126  1.2  thorpej 			    sioprimary);
    127  1.4  thorpej 
    128  1.4  thorpej 			cp = alpha_shared_intr_string(dec_6600_pci_intr, i);
    129  1.4  thorpej 			sprintf(cp, "irq %d", i);
    130  1.4  thorpej 			evcnt_attach_dynamic(alpha_shared_intr_evcnt(
    131  1.4  thorpej 			    dec_6600_pci_intr, 1), EVCNT_TYPE_INTR, NULL,
    132  1.4  thorpej 			    "dec_6600", cp);
    133  1.2  thorpej 		}
    134  1.1     ross #if NSIO
    135  1.1     ross 		sio_intr_setup(pc, iot);
    136  1.1     ross 		dec_6600_intr_enable(55);	/* irq line for sio */
    137  1.1     ross #endif
    138  1.1     ross 		set_iointr(dec_6600_iointr);
    139  1.1     ross 	}
    140  1.1     ross }
    141  1.1     ross 
    142  1.1     ross int
    143  1.1     ross dec_6600_intr_map(acv, bustag, buspin, line, ihp)
    144  1.1     ross         void *acv;
    145  1.1     ross         pcitag_t bustag;
    146  1.1     ross         int buspin, line;
    147  1.1     ross         pci_intr_handle_t *ihp;
    148  1.1     ross {
    149  1.1     ross 	struct tsp_config *pcp = acv;
    150  1.1     ross 	pci_chipset_tag_t pc = &pcp->pc_pc;
    151  1.1     ross 	int bus, device, function;
    152  1.1     ross 
    153  1.1     ross 	if (buspin == 0) {
    154  1.1     ross 		/* No IRQ used. */
    155  1.1     ross 		return 1;
    156  1.1     ross 	}
    157  1.1     ross 	if (buspin > 4) {
    158  1.1     ross 		printf("intr_map: bad interrupt pin %d\n", buspin);
    159  1.1     ross 		return 1;
    160  1.1     ross 	}
    161  1.1     ross 
    162  1.2  thorpej 	alpha_pci_decompose_tag(pc, bustag, &bus, &device, &function);
    163  1.2  thorpej 
    164  1.1     ross 	/*
    165  1.1     ross 	 * The console places the interrupt mapping in the "line" value.
    166  1.1     ross 	 * A value of (char)-1 indicates there is no mapping.
    167  1.1     ross 	 */
    168  1.2  thorpej 	if (line == 0xff) {
    169  1.2  thorpej 		printf("dec_6600_intr_map: no mapping for %d/%d/%d\n",
    170  1.2  thorpej 		    bus, device, function);
    171  1.1     ross 		return (1);
    172  1.1     ross 	}
    173  1.1     ross 
    174  1.2  thorpej #if NSIO == 0
    175  1.2  thorpej 	if (DEC_6600_LINE_IS_ISA(line)) {
    176  1.2  thorpej 		printf("dec_6600_intr_map: ISA IRQ %d for %d/%d/%d\n",
    177  1.2  thorpej 		    DEC_6600_LINE_ISA_IRQ(line), bus, device, function);
    178  1.2  thorpej 		return (1);
    179  1.2  thorpej 	}
    180  1.2  thorpej #endif
    181  1.2  thorpej 
    182  1.4  thorpej 	if (DEC_6600_LINE_IS_ISA(line) == 0 && line >= PCI_NIRQ)
    183  1.2  thorpej 		panic("dec_6600_intr_map: dec 6600 irq too large (%d)\n",
    184  1.2  thorpej 		    line);
    185  1.1     ross 
    186  1.1     ross 	*ihp = line;
    187  1.1     ross 	return (0);
    188  1.1     ross }
    189  1.1     ross 
    190  1.1     ross const char *
    191  1.1     ross dec_6600_intr_string(acv, ih)
    192  1.1     ross 	void *acv;
    193  1.1     ross 	pci_intr_handle_t ih;
    194  1.1     ross {
    195  1.1     ross 
    196  1.2  thorpej 	static const char irqfmt[] = "dec 6600 irq %ld";
    197  1.2  thorpej 	static char irqstr[sizeof irqfmt];
    198  1.1     ross 
    199  1.2  thorpej #if NSIO
    200  1.2  thorpej 	if (DEC_6600_LINE_IS_ISA(ih))
    201  1.2  thorpej 		return (sio_intr_string(NULL /*XXX*/,
    202  1.2  thorpej 		    DEC_6600_LINE_ISA_IRQ(ih)));
    203  1.2  thorpej #endif
    204  1.2  thorpej 
    205  1.2  thorpej 	snprintf(irqstr, sizeof irqstr, irqfmt, ih);
    206  1.2  thorpej 	return (irqstr);
    207  1.3      cgd }
    208  1.3      cgd 
    209  1.3      cgd const struct evcnt *
    210  1.3      cgd dec_6600_intr_evcnt(acv, ih)
    211  1.3      cgd 	void *acv;
    212  1.3      cgd 	pci_intr_handle_t ih;
    213  1.3      cgd {
    214  1.3      cgd 
    215  1.3      cgd #if NSIO
    216  1.3      cgd 	if (DEC_6600_LINE_IS_ISA(ih))
    217  1.3      cgd 		return (sio_intr_evcnt(NULL /*XXX*/,
    218  1.3      cgd 		    DEC_6600_LINE_ISA_IRQ(ih)));
    219  1.3      cgd #endif
    220  1.3      cgd 
    221  1.4  thorpej 	return (alpha_shared_intr_evcnt(dec_6600_pci_intr, ih));
    222  1.1     ross }
    223  1.1     ross 
    224  1.1     ross void *
    225  1.1     ross dec_6600_intr_establish(acv, ih, level, func, arg)
    226  1.1     ross         void *acv, *arg;
    227  1.1     ross         pci_intr_handle_t ih;
    228  1.1     ross         int level;
    229  1.1     ross         int (*func) __P((void *));
    230  1.1     ross {
    231  1.1     ross 	void *cookie;
    232  1.1     ross 
    233  1.2  thorpej #if NSIO
    234  1.2  thorpej 	if (DEC_6600_LINE_IS_ISA(ih))
    235  1.2  thorpej 		return (sio_intr_establish(NULL /*XXX*/,
    236  1.2  thorpej 		    DEC_6600_LINE_ISA_IRQ(ih), IST_LEVEL, level, func, arg));
    237  1.2  thorpej #endif
    238  1.2  thorpej 
    239  1.4  thorpej 	if (ih >= PCI_NIRQ)
    240  1.2  thorpej 		panic("dec_6600_intr_establish: bogus dec 6600 IRQ 0x%lx\n",
    241  1.2  thorpej 		    ih);
    242  1.2  thorpej 
    243  1.1     ross 	cookie = alpha_shared_intr_establish(dec_6600_pci_intr, ih, IST_LEVEL,
    244  1.1     ross 	    level, func, arg, irqtype);
    245  1.1     ross 
    246  1.1     ross 	if (cookie != NULL && alpha_shared_intr_isactive(dec_6600_pci_intr, ih))
    247  1.1     ross 		dec_6600_intr_enable(ih);
    248  1.1     ross 	return (cookie);
    249  1.1     ross }
    250  1.1     ross 
    251  1.1     ross void
    252  1.1     ross dec_6600_intr_disestablish(acv, cookie)
    253  1.1     ross         void *acv, *cookie;
    254  1.1     ross {
    255  1.1     ross 	struct alpha_shared_intrhand *ih = cookie;
    256  1.1     ross 	unsigned int irq = ih->ih_num;
    257  1.1     ross 	int s;
    258  1.2  thorpej 
    259  1.2  thorpej #if NSIO
    260  1.2  thorpej 	/*
    261  1.2  thorpej 	 * We have to determine if this is an ISA IRQ or not!  We do this
    262  1.2  thorpej 	 * by checking to see if the intrhand points back to an intrhead
    263  1.2  thorpej 	 * that points to the sioprimary TSP.  If not, it's an ISA IRQ.
    264  1.2  thorpej 	 * Pretty disgusting, eh?
    265  1.2  thorpej 	 */
    266  1.2  thorpej 	if (ih->ih_intrhead->intr_private != sioprimary) {
    267  1.2  thorpej 		sio_intr_disestablish(NULL /*XXX*/, cookie);
    268  1.2  thorpej 		return;
    269  1.2  thorpej 	}
    270  1.2  thorpej #endif
    271  1.1     ross 
    272  1.1     ross 	s = splhigh();
    273  1.1     ross 
    274  1.1     ross 	alpha_shared_intr_disestablish(dec_6600_pci_intr, cookie, irqtype);
    275  1.1     ross 	if (alpha_shared_intr_isactive(dec_6600_pci_intr, irq) == 0) {
    276  1.1     ross 		dec_6600_intr_disable(irq);
    277  1.1     ross 		alpha_shared_intr_set_dfltsharetype(dec_6600_pci_intr, irq,
    278  1.1     ross 		    IST_NONE);
    279  1.1     ross 	}
    280  1.1     ross 
    281  1.1     ross 	splx(s);
    282  1.1     ross }
    283  1.1     ross 
    284  1.1     ross void
    285  1.1     ross dec_6600_iointr(framep, vec)
    286  1.1     ross 	void *framep;
    287  1.1     ross 	unsigned long vec;
    288  1.1     ross {
    289  1.1     ross 	int irq;
    290  1.1     ross 
    291  1.1     ross 	if (vec >= 0x900) {
    292  1.1     ross 		irq = (vec - 0x900) >> 4;
    293  1.1     ross 
    294  1.4  thorpej 		if (irq >= PCI_NIRQ)
    295  1.1     ross 			panic("iointr: irq %d is too high", irq);
    296  1.1     ross 
    297  1.1     ross 		if (!alpha_shared_intr_dispatch(dec_6600_pci_intr, irq)) {
    298  1.1     ross 			alpha_shared_intr_stray(dec_6600_pci_intr, irq,
    299  1.1     ross 			    irqtype);
    300  1.1     ross 			if (ALPHA_SHARED_INTR_DISABLE(dec_6600_pci_intr, irq))
    301  1.1     ross 				dec_6600_intr_disable(irq);
    302  1.1     ross 		}
    303  1.1     ross 		return;
    304  1.1     ross 	}
    305  1.1     ross #if NSIO
    306  1.1     ross 	if (vec >= 0x800) {
    307  1.1     ross 		sio_iointr(framep, vec);
    308  1.1     ross 		return;
    309  1.1     ross 	}
    310  1.1     ross #endif
    311  1.1     ross 	panic("iointr: weird vec 0x%lx\n", vec);
    312  1.1     ross }
    313  1.1     ross 
    314  1.1     ross void
    315  1.1     ross dec_6600_intr_enable(irq)
    316  1.1     ross 	int irq;
    317  1.1     ross {
    318  1.1     ross 	alpha_mb();
    319  1.1     ross 	STQP(TS_C_DIM0) |= 1UL << irq;
    320  1.1     ross 	alpha_mb();
    321  1.1     ross }
    322  1.1     ross 
    323  1.1     ross void
    324  1.1     ross dec_6600_intr_disable(irq)
    325  1.1     ross 	int irq;
    326  1.1     ross {
    327  1.1     ross 	alpha_mb();
    328  1.1     ross 	STQP(TS_C_DIM0) &= ~(1UL << irq);
    329  1.1     ross 	alpha_mb();
    330  1.1     ross }
    331  1.1     ross 
    332  1.1     ross void *
    333  1.1     ross dec_6600_pciide_compat_intr_establish(v, dev, pa, chan, func, arg)
    334  1.1     ross 	void *v;
    335  1.1     ross 	struct device *dev;
    336  1.1     ross 	struct pci_attach_args *pa;
    337  1.1     ross 	int chan;
    338  1.1     ross 	int (*func) __P((void *));
    339  1.1     ross 	void *arg;
    340  1.1     ross {
    341  1.1     ross 	pci_chipset_tag_t pc = pa->pa_pc;
    342  1.1     ross 	void *cookie = NULL;
    343  1.1     ross 	int bus, irq;
    344  1.1     ross 
    345  1.1     ross 	alpha_pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
    346  1.1     ross 
    347  1.2  thorpej 	/*
    348  1.2  thorpej 	 * If this isn't PCI bus #0 on the TSP that holds the PCI-ISA
    349  1.2  thorpej 	 * bridge, all bets are off.
    350  1.2  thorpej 	 */
    351  1.1     ross 	if (bus != 0 || pc->pc_intr_v != sioprimary)
    352  1.2  thorpej 		return (NULL);
    353  1.1     ross 
    354  1.1     ross 	irq = PCIIDE_COMPAT_IRQ(chan);
    355  1.1     ross #if NSIO
    356  1.1     ross 	cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
    357  1.1     ross 	    func, arg);
    358  1.5  thorpej 	if (cookie == NULL)
    359  1.5  thorpej 		return (NULL);
    360  1.5  thorpej 	printf("%s: %s channel interrupting at %s\n", dev->dv_xname,
    361  1.5  thorpej 	    PCIIDE_CHANNEL_NAME(chan), sio_intr_string(NULL /*XXX*/, irq));
    362  1.1     ross #endif
    363  1.1     ross 	return (cookie);
    364  1.1     ross }
    365