pci_axppci_33.c revision 1.35 1 1.35 dyoung /* $NetBSD: pci_axppci_33.c,v 1.35 2011/04/04 20:37:44 dyoung Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.4 cgd * Copyright (c) 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.3 cgd * Authors: Jeffrey Hsu and Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.11 cgd
30 1.12 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
31 1.12 cgd
32 1.35 dyoung __KERNEL_RCSID(0, "$NetBSD: pci_axppci_33.c,v 1.35 2011/04/04 20:37:44 dyoung Exp $");
33 1.1 cgd
34 1.1 cgd #include <sys/types.h>
35 1.1 cgd #include <sys/param.h>
36 1.1 cgd #include <sys/time.h>
37 1.1 cgd #include <sys/systm.h>
38 1.1 cgd #include <sys/errno.h>
39 1.1 cgd #include <sys/device.h>
40 1.25 mrg
41 1.6 cgd #include <machine/autoconf.h>
42 1.3 cgd #include <machine/bus.h>
43 1.3 cgd #include <machine/intr.h>
44 1.3 cgd
45 1.1 cgd #include <dev/isa/isavar.h>
46 1.1 cgd #include <dev/pci/pcireg.h>
47 1.1 cgd #include <dev/pci/pcivar.h>
48 1.1 cgd
49 1.1 cgd #include <alpha/pci/lcavar.h>
50 1.1 cgd
51 1.1 cgd #include <alpha/pci/pci_axppci_33.h>
52 1.1 cgd #include <alpha/pci/siovar.h>
53 1.5 cgd #include <alpha/pci/sioreg.h>
54 1.1 cgd
55 1.1 cgd #include "sio.h"
56 1.1 cgd
57 1.35 dyoung int dec_axppci_33_intr_map(const struct pci_attach_args *,
58 1.35 dyoung pci_intr_handle_t *);
59 1.30 dsl const char *dec_axppci_33_intr_string(void *, pci_intr_handle_t);
60 1.30 dsl const struct evcnt *dec_axppci_33_intr_evcnt(void *, pci_intr_handle_t);
61 1.30 dsl void *dec_axppci_33_intr_establish(void *, pci_intr_handle_t,
62 1.30 dsl int, int (*func)(void *), void *);
63 1.30 dsl void dec_axppci_33_intr_disestablish(void *, void *);
64 1.3 cgd
65 1.5 cgd #define LCA_SIO_DEVICE 7 /* XXX */
66 1.1 cgd
67 1.3 cgd void
68 1.31 dsl pci_axppci_33_pickintr(struct lca_config *lcp)
69 1.3 cgd {
70 1.16 thorpej bus_space_tag_t iot = &lcp->lc_iot;
71 1.3 cgd pci_chipset_tag_t pc = &lcp->lc_pc;
72 1.3 cgd pcireg_t sioclass;
73 1.3 cgd int sioII;
74 1.3 cgd
75 1.3 cgd /* XXX MAGIC NUMBER */
76 1.3 cgd sioclass = pci_conf_read(pc, pci_make_tag(pc, 0, LCA_SIO_DEVICE, 0),
77 1.3 cgd PCI_CLASS_REG);
78 1.3 cgd sioII = (sioclass & 0xff) >= 3;
79 1.3 cgd
80 1.3 cgd if (!sioII)
81 1.8 christos printf("WARNING: SIO NOT SIO II... NO BETS...\n");
82 1.3 cgd
83 1.3 cgd pc->pc_intr_v = lcp;
84 1.3 cgd pc->pc_intr_map = dec_axppci_33_intr_map;
85 1.3 cgd pc->pc_intr_string = dec_axppci_33_intr_string;
86 1.23 cgd pc->pc_intr_evcnt = dec_axppci_33_intr_evcnt;
87 1.3 cgd pc->pc_intr_establish = dec_axppci_33_intr_establish;
88 1.3 cgd pc->pc_intr_disestablish = dec_axppci_33_intr_disestablish;
89 1.19 thorpej
90 1.20 mjacob /* Not supported on AXPpci33. */
91 1.19 thorpej pc->pc_pciide_compat_intr_establish = NULL;
92 1.3 cgd
93 1.3 cgd #if NSIO
94 1.17 thorpej sio_intr_setup(pc, iot);
95 1.3 cgd #else
96 1.3 cgd panic("pci_axppci_33_pickintr: no I/O interrupt handler (no sio)");
97 1.3 cgd #endif
98 1.3 cgd }
99 1.3 cgd
100 1.3 cgd int
101 1.35 dyoung dec_axppci_33_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
102 1.1 cgd {
103 1.26 sommerfe pcitag_t bustag = pa->pa_intrtag;
104 1.26 sommerfe int buspin = pa->pa_intrpin;
105 1.26 sommerfe pci_chipset_tag_t pc = pa->pa_pc;
106 1.3 cgd int device, pirq;
107 1.3 cgd pcireg_t pirqreg;
108 1.1 cgd u_int8_t pirqline;
109 1.13 cgd
110 1.13 cgd #ifndef DIAGNOSTIC
111 1.13 cgd pirq = 0; /* XXX gcc -Wuninitialized */
112 1.13 cgd #endif
113 1.1 cgd
114 1.21 thorpej if (buspin == 0) {
115 1.21 thorpej /* No IRQ used. */
116 1.21 thorpej return 1;
117 1.21 thorpej }
118 1.21 thorpej if (buspin > 4) {
119 1.21 thorpej printf("dec_axppci_33_intr_map: bad interrupt pin %d\n",
120 1.21 thorpej buspin);
121 1.21 thorpej return 1;
122 1.21 thorpej }
123 1.1 cgd
124 1.28 thorpej pci_decompose_tag(pc, bustag, NULL, &device, NULL);
125 1.1 cgd
126 1.1 cgd switch (device) {
127 1.1 cgd case 6: /* NCR SCSI */
128 1.1 cgd pirq = 3;
129 1.1 cgd break;
130 1.1 cgd
131 1.1 cgd case 11: /* slot 1 */
132 1.3 cgd switch (buspin) {
133 1.1 cgd case PCI_INTERRUPT_PIN_A:
134 1.1 cgd case PCI_INTERRUPT_PIN_D:
135 1.1 cgd pirq = 0;
136 1.1 cgd break;
137 1.1 cgd case PCI_INTERRUPT_PIN_B:
138 1.1 cgd pirq = 2;
139 1.1 cgd break;
140 1.1 cgd case PCI_INTERRUPT_PIN_C:
141 1.1 cgd pirq = 1;
142 1.1 cgd break;
143 1.10 cgd #ifdef DIAGNOSTIC
144 1.10 cgd default: /* XXX gcc -Wuninitialized */
145 1.29 provos panic("dec_axppci_33_intr_map: bogus PCI pin %d",
146 1.10 cgd buspin);
147 1.10 cgd #endif
148 1.1 cgd };
149 1.1 cgd break;
150 1.1 cgd
151 1.1 cgd case 12: /* slot 2 */
152 1.3 cgd switch (buspin) {
153 1.1 cgd case PCI_INTERRUPT_PIN_A:
154 1.1 cgd case PCI_INTERRUPT_PIN_D:
155 1.1 cgd pirq = 1;
156 1.1 cgd break;
157 1.1 cgd case PCI_INTERRUPT_PIN_B:
158 1.1 cgd pirq = 0;
159 1.1 cgd break;
160 1.1 cgd case PCI_INTERRUPT_PIN_C:
161 1.1 cgd pirq = 2;
162 1.1 cgd break;
163 1.10 cgd #ifdef DIAGNOSTIC
164 1.10 cgd default: /* XXX gcc -Wuninitialized */
165 1.29 provos panic("dec_axppci_33_intr_map: bogus PCI pin %d",
166 1.10 cgd buspin);
167 1.10 cgd #endif
168 1.1 cgd };
169 1.1 cgd break;
170 1.1 cgd
171 1.1 cgd case 8: /* slot 3 */
172 1.3 cgd switch (buspin) {
173 1.1 cgd case PCI_INTERRUPT_PIN_A:
174 1.1 cgd case PCI_INTERRUPT_PIN_D:
175 1.1 cgd pirq = 2;
176 1.1 cgd break;
177 1.1 cgd case PCI_INTERRUPT_PIN_B:
178 1.1 cgd pirq = 1;
179 1.1 cgd break;
180 1.1 cgd case PCI_INTERRUPT_PIN_C:
181 1.1 cgd pirq = 0;
182 1.1 cgd break;
183 1.10 cgd #ifdef DIAGNOSTIC
184 1.10 cgd default: /* XXX gcc -Wuninitialized */
185 1.29 provos panic("dec_axppci_33_intr_map bogus: PCI pin %d",
186 1.10 cgd buspin);
187 1.10 cgd #endif
188 1.1 cgd };
189 1.1 cgd break;
190 1.10 cgd
191 1.1 cgd default:
192 1.10 cgd printf("dec_axppci_33_intr_map: weird device number %d\n",
193 1.10 cgd device);
194 1.10 cgd return 1;
195 1.1 cgd }
196 1.1 cgd
197 1.3 cgd pirqreg = pci_conf_read(pc, pci_make_tag(pc, 0, LCA_SIO_DEVICE, 0),
198 1.5 cgd SIO_PCIREG_PIRQ_RTCTRL);
199 1.1 cgd #if 0
200 1.18 thorpej printf("dec_axppci_33_intr_map: device %d pin %c: pirq %d, reg = %x\n",
201 1.3 cgd device, '@' + buspin, pirq, pirqreg);
202 1.1 cgd #endif
203 1.1 cgd pirqline = (pirqreg >> (pirq * 8)) & 0xff;
204 1.1 cgd if ((pirqline & 0x80) != 0)
205 1.3 cgd return 1; /* not routed? */
206 1.1 cgd pirqline &= 0xf;
207 1.1 cgd
208 1.1 cgd #if 0
209 1.18 thorpej printf("dec_axppci_33_intr_map: device %d pin %c: mapped to line %d\n",
210 1.3 cgd device, '@' + buspin, pirqline);
211 1.1 cgd #endif
212 1.1 cgd
213 1.3 cgd *ihp = pirqline;
214 1.3 cgd return (0);
215 1.1 cgd }
216 1.1 cgd
217 1.3 cgd const char *
218 1.31 dsl dec_axppci_33_intr_string(void *lcv, pci_intr_handle_t ih)
219 1.1 cgd {
220 1.10 cgd #if 0
221 1.3 cgd struct lca_config *lcp = lcv;
222 1.10 cgd #endif
223 1.1 cgd
224 1.3 cgd return sio_intr_string(NULL /*XXX*/, ih);
225 1.23 cgd }
226 1.23 cgd
227 1.23 cgd const struct evcnt *
228 1.31 dsl dec_axppci_33_intr_evcnt(void *lcv, pci_intr_handle_t ih)
229 1.23 cgd {
230 1.23 cgd #if 0
231 1.23 cgd struct lca_config *lcp = lcv;
232 1.23 cgd #endif
233 1.23 cgd
234 1.23 cgd return sio_intr_evcnt(NULL /*XXX*/, ih);
235 1.1 cgd }
236 1.1 cgd
237 1.3 cgd void *
238 1.33 dsl dec_axppci_33_intr_establish(void *lcv, pci_intr_handle_t ih, int level, int (*func)(void *), void *arg)
239 1.1 cgd {
240 1.10 cgd #if 0
241 1.3 cgd struct lca_config *lcp = lcv;
242 1.10 cgd #endif
243 1.1 cgd
244 1.3 cgd return sio_intr_establish(NULL /*XXX*/, ih, IST_LEVEL, level, func,
245 1.3 cgd arg);
246 1.3 cgd }
247 1.1 cgd
248 1.3 cgd void
249 1.32 dsl dec_axppci_33_intr_disestablish(void *lcv, void *cookie)
250 1.3 cgd {
251 1.10 cgd #if 0
252 1.3 cgd struct lca_config *lcp = lcv;
253 1.10 cgd #endif
254 1.1 cgd
255 1.3 cgd sio_intr_disestablish(NULL /*XXX*/, cookie);
256 1.1 cgd }
257