Home | History | Annotate | Line # | Download | only in pci
sio_pic.c revision 1.16
      1  1.16       cgd /*	$NetBSD: sio_pic.c,v 1.16 1996/11/17 02:05:26 cgd Exp $	*/
      2   1.1       cgd 
      3   1.1       cgd /*
      4   1.6       cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
      5   1.1       cgd  * All rights reserved.
      6   1.1       cgd  *
      7   1.1       cgd  * Author: Chris G. Demetriou
      8   1.1       cgd  *
      9   1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10   1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11   1.1       cgd  * notice and this permission notice appear in all copies of the
     12   1.1       cgd  * software, derivative works or modified versions, and any portions
     13   1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14   1.1       cgd  *
     15   1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16   1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17   1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18   1.1       cgd  *
     19   1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20   1.1       cgd  *
     21   1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22   1.1       cgd  *  School of Computer Science
     23   1.1       cgd  *  Carnegie Mellon University
     24   1.1       cgd  *  Pittsburgh PA 15213-3890
     25   1.1       cgd  *
     26   1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27   1.1       cgd  * rights to redistribute these changes.
     28   1.1       cgd  */
     29   1.1       cgd 
     30   1.1       cgd #include <sys/param.h>
     31   1.1       cgd #include <sys/systm.h>
     32   1.1       cgd #include <sys/device.h>
     33   1.1       cgd #include <sys/malloc.h>
     34   1.1       cgd #include <sys/syslog.h>
     35   1.1       cgd 
     36   1.4       cgd #include <machine/intr.h>
     37   1.4       cgd #include <machine/bus.h>
     38   1.4       cgd 
     39   1.2       cgd #include <dev/isa/isareg.h>
     40   1.1       cgd #include <dev/isa/isavar.h>
     41   1.2       cgd #include <alpha/pci/siovar.h>
     42   1.2       cgd 
     43   1.2       cgd #ifndef EVCNT_COUNTERS
     44   1.2       cgd #include <machine/intrcnt.h>
     45   1.2       cgd #endif
     46   1.1       cgd 
     47   1.2       cgd #include "sio.h"
     48   1.1       cgd 
     49   1.1       cgd /*
     50   1.1       cgd  * To add to the long history of wonderful PROM console traits,
     51   1.1       cgd  * AlphaStation PROMs don't reset themselves completely on boot!
     52   1.1       cgd  * Therefore, if an interrupt was turned on when the kernel was
     53   1.1       cgd  * started, we're not going to EVER turn it off...  I don't know
     54   1.1       cgd  * what will happen if new interrupts (that the PROM console doesn't
     55   1.1       cgd  * want) are turned on.  I'll burn that bridge when I come to it.
     56   1.1       cgd  */
     57   1.1       cgd #define	BROKEN_PROM_CONSOLE
     58   1.1       cgd 
     59   1.2       cgd /*
     60   1.2       cgd  * Private functions and variables.
     61   1.2       cgd  */
     62   1.4       cgd 
     63  1.14       cgd bus_space_tag_t sio_iot;
     64  1.14       cgd bus_space_handle_t sio_ioh_icu1, sio_ioh_icu2, sio_ioh_elcr;
     65   1.1       cgd 
     66   1.1       cgd #define	ICU_LEN		16		/* number of ISA IRQs */
     67   1.1       cgd 
     68  1.16       cgd static struct alpha_shared_intr *sio_intr;
     69   1.2       cgd #ifdef EVCNT_COUNTERS
     70   1.2       cgd struct evcnt sio_intr_evcnt;
     71   1.2       cgd #endif
     72   1.1       cgd 
     73   1.1       cgd #ifndef STRAY_MAX
     74   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
     75   1.1       cgd /*
     76   1.1       cgd  * If prom console is broken, because initial interrupt settings
     77   1.1       cgd  * must be kept, there's no way to escape stray interrupts.
     78   1.1       cgd  */
     79   1.1       cgd #define	STRAY_MAX	0
     80   1.1       cgd #else
     81   1.1       cgd #define	STRAY_MAX	5
     82   1.1       cgd #endif
     83   1.1       cgd #endif
     84   1.1       cgd 
     85   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
     86   1.1       cgd /*
     87   1.1       cgd  * If prom console is broken, must remember the initial interrupt
     88   1.1       cgd  * settings and enforce them.  WHEE!
     89   1.1       cgd  */
     90   1.1       cgd u_int8_t initial_ocw1[2];
     91   1.1       cgd u_int8_t initial_elcr[2];
     92   1.1       cgd #define	INITIALLY_ENABLED(irq) \
     93   1.1       cgd 	    ((initial_ocw1[(irq) / 8] & (1 << ((irq) % 8))) == 0)
     94   1.1       cgd #define	INITIALLY_LEVEL_TRIGGERED(irq) \
     95   1.1       cgd 	    ((initial_elcr[(irq) / 8] & (1 << ((irq) % 8))) != 0)
     96   1.1       cgd #else
     97   1.1       cgd #define	INITIALLY_ENABLED(irq)		((irq) == 2 ? 1 : 0)
     98   1.1       cgd #define	INITIALLY_LEVEL_TRIGGERED(irq)	0
     99   1.1       cgd #endif
    100   1.1       cgd 
    101  1.15       cgd void	sio_setirqstat __P((int, int, int));
    102  1.15       cgd 
    103   1.1       cgd void
    104   1.1       cgd sio_setirqstat(irq, enabled, type)
    105   1.1       cgd 	int irq, enabled;
    106   1.3   mycroft 	int type;
    107   1.1       cgd {
    108   1.1       cgd 	u_int8_t ocw1[2], elcr[2];
    109   1.1       cgd 	int icu, bit;
    110   1.1       cgd 
    111   1.1       cgd #if 0
    112  1.13  christos 	printf("sio_setirqstat: irq %d: %s, %s\n", irq,
    113   1.1       cgd 	    enabled ? "enabled" : "disabled", isa_intr_typename(type));
    114   1.1       cgd #endif
    115   1.1       cgd 
    116   1.1       cgd 	icu = irq / 8;
    117   1.1       cgd 	bit = irq % 8;
    118   1.1       cgd 
    119  1.14       cgd 	ocw1[0] = bus_space_read_1(sio_iot, sio_ioh_icu1, 1);
    120  1.14       cgd 	ocw1[1] = bus_space_read_1(sio_iot, sio_ioh_icu2, 1);
    121  1.14       cgd 	elcr[0] = bus_space_read_1(sio_iot, sio_ioh_elcr, 0);	/* XXX */
    122  1.14       cgd 	elcr[1] = bus_space_read_1(sio_iot, sio_ioh_elcr, 1);	/* XXX */
    123   1.1       cgd 
    124   1.1       cgd 	/*
    125   1.1       cgd 	 * interrupt enable: set bit to mask (disable) interrupt.
    126   1.1       cgd 	 */
    127   1.1       cgd 	if (enabled)
    128   1.1       cgd 		ocw1[icu] &= ~(1 << bit);
    129   1.1       cgd 	else
    130   1.1       cgd 		ocw1[icu] |= 1 << bit;
    131   1.1       cgd 
    132   1.1       cgd 	/*
    133   1.1       cgd 	 * interrupt type select: set bit to get level-triggered.
    134   1.1       cgd 	 */
    135   1.3   mycroft 	if (type == IST_LEVEL)
    136   1.1       cgd 		elcr[icu] |= 1 << bit;
    137   1.1       cgd 	else
    138   1.1       cgd 		elcr[icu] &= ~(1 << bit);
    139   1.1       cgd 
    140   1.1       cgd #ifdef not_here
    141   1.1       cgd 	/* see the init function... */
    142   1.1       cgd 	ocw1[0] &= ~0x04;		/* always enable IRQ2 on first PIC */
    143   1.1       cgd 	elcr[0] &= ~0x07;		/* IRQ[0-2] must be edge-triggered */
    144   1.1       cgd 	elcr[1] &= ~0x21;		/* IRQ[13,8] must be edge-triggered */
    145   1.1       cgd #endif
    146   1.1       cgd 
    147   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    148   1.1       cgd 	/*
    149   1.1       cgd 	 * make sure that the initially clear bits (unmasked interrupts)
    150   1.1       cgd 	 * are never set, and that the initially-level-triggered
    151   1.1       cgd 	 * intrrupts always remain level-triggered, to keep the prom happy.
    152   1.1       cgd 	 */
    153   1.1       cgd 	if ((ocw1[0] & ~initial_ocw1[0]) != 0 ||
    154   1.1       cgd 	    (ocw1[1] & ~initial_ocw1[1]) != 0 ||
    155   1.1       cgd 	    (elcr[0] & initial_elcr[0]) != initial_elcr[0] ||
    156   1.1       cgd 	    (elcr[1] & initial_elcr[1]) != initial_elcr[1]) {
    157  1.13  christos 		printf("sio_sis: initial: ocw = (%2x,%2x), elcr = (%2x,%2x)\n",
    158   1.1       cgd 		    initial_ocw1[0], initial_ocw1[1],
    159   1.1       cgd 		    initial_elcr[0], initial_elcr[1]);
    160  1.13  christos 		printf("         current: ocw = (%2x,%2x), elcr = (%2x,%2x)\n",
    161   1.1       cgd 		    ocw1[0], ocw1[1], elcr[0], elcr[1]);
    162   1.1       cgd 		panic("sio_setirqstat: hosed");
    163   1.1       cgd 	}
    164   1.1       cgd #endif
    165   1.1       cgd 
    166  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_icu1, 1, ocw1[0]);
    167  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_icu2, 1, ocw1[1]);
    168  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_elcr, 0, elcr[0]);	/* XXX */
    169  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_elcr, 1, elcr[1]);	/* XXX */
    170   1.1       cgd }
    171   1.1       cgd 
    172   1.1       cgd void
    173  1.14       cgd sio_intr_setup(iot)
    174  1.14       cgd 	bus_space_tag_t iot;
    175   1.1       cgd {
    176   1.1       cgd 	int i;
    177   1.1       cgd 
    178  1.14       cgd 	sio_iot = iot;
    179   1.4       cgd 
    180  1.14       cgd 	if (bus_space_map(sio_iot, IO_ICU1, IO_ICUSIZE, 0, &sio_ioh_icu1) ||
    181  1.14       cgd 	    bus_space_map(sio_iot, IO_ICU2, IO_ICUSIZE, 0, &sio_ioh_icu2) ||
    182  1.14       cgd 	    bus_space_map(sio_iot, 0x4d0, 2, 0, &sio_ioh_elcr))
    183   1.4       cgd 		panic("sio_intr_setup: can't map I/O ports");
    184   1.2       cgd 
    185   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    186   1.1       cgd 	/*
    187   1.1       cgd 	 * Remember the initial values, because the prom is stupid.
    188   1.1       cgd 	 */
    189  1.14       cgd 	initial_ocw1[0] = bus_space_read_1(sio_iot, sio_ioh_icu1, 1);
    190  1.14       cgd 	initial_ocw1[1] = bus_space_read_1(sio_iot, sio_ioh_icu2, 1);
    191  1.14       cgd 	initial_elcr[0] = bus_space_read_1(sio_iot, sio_ioh_elcr, 0); /* XXX */
    192  1.14       cgd 	initial_elcr[1] = bus_space_read_1(sio_iot, sio_ioh_elcr, 1); /* XXX */
    193   1.1       cgd #if 0
    194  1.13  christos 	printf("initial_ocw1[0] = 0x%x\n", initial_ocw1[0]);
    195  1.13  christos 	printf("initial_ocw1[1] = 0x%x\n", initial_ocw1[1]);
    196  1.13  christos 	printf("initial_elcr[0] = 0x%x\n", initial_elcr[0]);
    197  1.13  christos 	printf("initial_elcr[1] = 0x%x\n", initial_elcr[1]);
    198   1.1       cgd #endif
    199   1.1       cgd #endif
    200   1.1       cgd 
    201  1.16       cgd 	sio_intr = alpha_shared_intr_alloc(ICU_LEN);
    202  1.16       cgd 
    203   1.1       cgd 	/*
    204   1.1       cgd 	 * set up initial values for interrupt enables.
    205   1.1       cgd 	 */
    206   1.1       cgd 	for (i = 0; i < ICU_LEN; i++) {
    207  1.16       cgd 		alpha_shared_intr_set_maxstrays(sio_intr, i, STRAY_MAX);
    208  1.16       cgd 
    209   1.1       cgd 		switch (i) {
    210   1.1       cgd 		case 0:
    211   1.1       cgd 		case 1:
    212   1.1       cgd 		case 8:
    213   1.1       cgd 		case 13:
    214   1.1       cgd 			/*
    215   1.1       cgd 			 * IRQs 0, 1, 8, and 13 must always be
    216   1.1       cgd 			 * edge-triggered.
    217   1.1       cgd 			 */
    218   1.1       cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    219  1.13  christos 				printf("sio_intr_setup: %d LT!\n", i);
    220   1.3   mycroft 			sio_setirqstat(i, INITIALLY_ENABLED(i), IST_EDGE);
    221  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    222  1.16       cgd 			    IST_EDGE);
    223   1.1       cgd 			break;
    224   1.1       cgd 
    225   1.1       cgd 		case 2:
    226   1.1       cgd 			/*
    227   1.1       cgd 			 * IRQ 2 must be edge-triggered, and should be
    228   1.1       cgd 			 * enabled (otherwise IRQs 8-15 are ignored).
    229   1.1       cgd 			 */
    230   1.1       cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    231  1.13  christos 				printf("sio_intr_setup: %d LT!\n", i);
    232   1.1       cgd 			if (!INITIALLY_ENABLED(i))
    233  1.13  christos 				printf("sio_intr_setup: %d not enabled!\n", i);
    234   1.3   mycroft 			sio_setirqstat(i, 1, IST_EDGE);
    235  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    236  1.16       cgd 			    IST_UNUSABLE);
    237   1.1       cgd 			break;
    238   1.1       cgd 
    239   1.1       cgd 		default:
    240   1.1       cgd 			/*
    241   1.1       cgd 			 * Otherwise, disable the IRQ and set its
    242   1.1       cgd 			 * type to (effectively) "unknown."
    243   1.1       cgd 			 */
    244   1.1       cgd 			sio_setirqstat(i, INITIALLY_ENABLED(i),
    245   1.3   mycroft 			    INITIALLY_LEVEL_TRIGGERED(i) ? IST_LEVEL :
    246   1.3   mycroft 				IST_NONE);
    247  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    248  1.16       cgd 			    INITIALLY_LEVEL_TRIGGERED(i) ? IST_LEVEL :
    249  1.16       cgd                                 IST_NONE);
    250   1.1       cgd 			break;
    251   1.1       cgd 		}
    252   1.1       cgd 	}
    253   1.1       cgd }
    254   1.1       cgd 
    255   1.4       cgd const char *
    256   1.4       cgd sio_intr_string(v, irq)
    257   1.4       cgd 	void *v;
    258   1.4       cgd 	int irq;
    259   1.4       cgd {
    260   1.7       cgd 	static char irqstr[12];		/* 8 + 2 + NULL + sanity */
    261   1.4       cgd 
    262   1.4       cgd 	if (irq == 0 || irq >= ICU_LEN || irq == 2)
    263  1.16       cgd 		panic("sio_intr_string: bogus isa irq 0x%x\n", irq);
    264   1.4       cgd 
    265  1.13  christos 	sprintf(irqstr, "isa irq %d", irq);
    266   1.4       cgd 	return (irqstr);
    267   1.4       cgd }
    268   1.4       cgd 
    269   1.1       cgd void *
    270  1.16       cgd sio_intr_establish(v, irq, type, level, fn, arg)
    271  1.16       cgd 	void *v, *arg;
    272   1.4       cgd         int irq;
    273   1.3   mycroft         int type;
    274   1.3   mycroft         int level;
    275  1.16       cgd         int (*fn)(void *);
    276   1.1       cgd {
    277  1.16       cgd 	void *cookie;
    278   1.1       cgd 
    279   1.3   mycroft 	if (irq > ICU_LEN || type == IST_NONE)
    280   1.1       cgd 		panic("sio_intr_establish: bogus irq or type");
    281   1.1       cgd 
    282  1.16       cgd 	cookie = alpha_shared_intr_establish(sio_intr, irq, type, level, fn,
    283  1.16       cgd 	    arg, "isa irq");
    284   1.1       cgd 
    285  1.16       cgd 	if (cookie)
    286  1.16       cgd 		sio_setirqstat(irq, alpha_shared_intr_isactive(sio_intr, irq),
    287  1.16       cgd 		    alpha_shared_intr_get_sharetype(sio_intr, irq));
    288   1.1       cgd 
    289  1.16       cgd 	return (cookie);
    290   1.1       cgd }
    291   1.1       cgd 
    292   1.1       cgd void
    293   1.4       cgd sio_intr_disestablish(v, cookie)
    294   1.4       cgd 	void *v;
    295   1.4       cgd 	void *cookie;
    296   1.1       cgd {
    297   1.1       cgd 
    298  1.15       cgd 	printf("sio_intr_disestablish(%p)\n", cookie);
    299   1.1       cgd 	/* XXX */
    300   1.1       cgd 
    301   1.1       cgd 	/* XXX NEVER ALLOW AN INITIALLY-ENABLED INTERRUPT TO BE DISABLED */
    302   1.1       cgd 	/* XXX NEVER ALLOW AN INITIALLY-LT INTERRUPT TO BECOME UNTYPED */
    303   1.1       cgd }
    304   1.1       cgd 
    305   1.1       cgd void
    306   1.1       cgd sio_iointr(framep, vec)
    307   1.1       cgd 	void *framep;
    308  1.10       cgd 	unsigned long vec;
    309   1.1       cgd {
    310  1.16       cgd 	int irq;
    311   1.1       cgd 
    312   1.1       cgd 	irq = (vec - 0x800) >> 4;
    313   1.1       cgd #ifdef DIAGNOSTIC
    314   1.1       cgd 	if (irq > ICU_LEN || irq < 0)
    315   1.1       cgd 		panic("sio_iointr: irq out of range (%d)", irq);
    316   1.1       cgd #endif
    317   1.1       cgd 
    318   1.2       cgd #ifdef EVCNT_COUNTERS
    319   1.2       cgd 	sio_intr_evcnt.ev_count++;
    320   1.2       cgd #else
    321  1.16       cgd #ifdef DEBUG
    322   1.2       cgd 	if (ICU_LEN != INTRCNT_ISA_IRQ_LEN)
    323   1.2       cgd 		panic("sio interrupt counter sizes inconsistent");
    324  1.16       cgd #endif
    325   1.2       cgd 	intrcnt[INTRCNT_ISA_IRQ + irq]++;
    326   1.2       cgd #endif
    327   1.2       cgd 
    328  1.16       cgd 	if (!alpha_shared_intr_dispatch(sio_intr, irq))
    329  1.16       cgd 		alpha_shared_intr_stray(sio_intr, irq, "isa irq");
    330   1.1       cgd 
    331   1.1       cgd 	/*
    332   1.1       cgd 	 * Some versions of the machines which use the SIO
    333   1.1       cgd 	 * (or is it some PALcode revisions on those machines?)
    334   1.1       cgd 	 * require the non-specific EOI to be fed to the PIC(s)
    335   1.1       cgd 	 * by the interrupt handler.
    336   1.1       cgd 	 */
    337   1.1       cgd 	if (irq > 7)
    338  1.14       cgd 		bus_space_write_1(sio_iot,
    339   1.4       cgd 		    sio_ioh_icu2, 0, 0x20 | (irq & 0x07));	/* XXX */
    340  1.14       cgd 	bus_space_write_1(sio_iot,
    341   1.4       cgd 	    sio_ioh_icu1, 0, 0x20 | (irq > 7 ? 2 : irq));	/* XXX */
    342   1.1       cgd }
    343