Home | History | Annotate | Line # | Download | only in pci
sio_pic.c revision 1.24
      1  1.24      ross /* $NetBSD: sio_pic.c,v 1.24 1999/07/30 20:33:43 ross Exp $ */
      2  1.20   thorpej 
      3  1.20   thorpej /*-
      4  1.20   thorpej  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  1.20   thorpej  * All rights reserved.
      6  1.20   thorpej  *
      7  1.20   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.20   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  1.20   thorpej  * NASA Ames Research Center.
     10  1.20   thorpej  *
     11  1.20   thorpej  * Redistribution and use in source and binary forms, with or without
     12  1.20   thorpej  * modification, are permitted provided that the following conditions
     13  1.20   thorpej  * are met:
     14  1.20   thorpej  * 1. Redistributions of source code must retain the above copyright
     15  1.20   thorpej  *    notice, this list of conditions and the following disclaimer.
     16  1.20   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.20   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18  1.20   thorpej  *    documentation and/or other materials provided with the distribution.
     19  1.20   thorpej  * 3. All advertising materials mentioning features or use of this software
     20  1.20   thorpej  *    must display the following acknowledgement:
     21  1.20   thorpej  *	This product includes software developed by the NetBSD
     22  1.20   thorpej  *	Foundation, Inc. and its contributors.
     23  1.20   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  1.20   thorpej  *    contributors may be used to endorse or promote products derived
     25  1.20   thorpej  *    from this software without specific prior written permission.
     26  1.20   thorpej  *
     27  1.20   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  1.20   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  1.20   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  1.20   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  1.20   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  1.20   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  1.20   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  1.20   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  1.20   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  1.20   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  1.20   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38  1.20   thorpej  */
     39   1.1       cgd 
     40   1.1       cgd /*
     41   1.6       cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     42   1.1       cgd  * All rights reserved.
     43   1.1       cgd  *
     44   1.1       cgd  * Author: Chris G. Demetriou
     45   1.1       cgd  *
     46   1.1       cgd  * Permission to use, copy, modify and distribute this software and
     47   1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     48   1.1       cgd  * notice and this permission notice appear in all copies of the
     49   1.1       cgd  * software, derivative works or modified versions, and any portions
     50   1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     51   1.1       cgd  *
     52   1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     53   1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     54   1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     55   1.1       cgd  *
     56   1.1       cgd  * Carnegie Mellon requests users of this software to return to
     57   1.1       cgd  *
     58   1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     59   1.1       cgd  *  School of Computer Science
     60   1.1       cgd  *  Carnegie Mellon University
     61   1.1       cgd  *  Pittsburgh PA 15213-3890
     62   1.1       cgd  *
     63   1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     64   1.1       cgd  * rights to redistribute these changes.
     65   1.1       cgd  */
     66  1.17       cgd 
     67  1.18       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     68  1.18       cgd 
     69  1.24      ross __KERNEL_RCSID(0, "$NetBSD: sio_pic.c,v 1.24 1999/07/30 20:33:43 ross Exp $");
     70   1.1       cgd 
     71   1.1       cgd #include <sys/param.h>
     72   1.1       cgd #include <sys/systm.h>
     73   1.1       cgd #include <sys/device.h>
     74   1.1       cgd #include <sys/malloc.h>
     75   1.1       cgd #include <sys/syslog.h>
     76   1.1       cgd 
     77   1.4       cgd #include <machine/intr.h>
     78   1.4       cgd #include <machine/bus.h>
     79   1.4       cgd 
     80  1.20   thorpej #include <dev/pci/pcireg.h>
     81  1.20   thorpej #include <dev/pci/pcivar.h>
     82  1.20   thorpej #include <dev/pci/pcidevs.h>
     83  1.20   thorpej 
     84   1.2       cgd #include <dev/isa/isareg.h>
     85   1.1       cgd #include <dev/isa/isavar.h>
     86   1.2       cgd #include <alpha/pci/siovar.h>
     87   1.2       cgd 
     88   1.2       cgd #ifndef EVCNT_COUNTERS
     89   1.2       cgd #include <machine/intrcnt.h>
     90   1.2       cgd #endif
     91   1.1       cgd 
     92   1.2       cgd #include "sio.h"
     93   1.1       cgd 
     94   1.1       cgd /*
     95   1.1       cgd  * To add to the long history of wonderful PROM console traits,
     96   1.1       cgd  * AlphaStation PROMs don't reset themselves completely on boot!
     97   1.1       cgd  * Therefore, if an interrupt was turned on when the kernel was
     98   1.1       cgd  * started, we're not going to EVER turn it off...  I don't know
     99   1.1       cgd  * what will happen if new interrupts (that the PROM console doesn't
    100   1.1       cgd  * want) are turned on.  I'll burn that bridge when I come to it.
    101   1.1       cgd  */
    102   1.1       cgd #define	BROKEN_PROM_CONSOLE
    103   1.1       cgd 
    104   1.2       cgd /*
    105   1.2       cgd  * Private functions and variables.
    106   1.2       cgd  */
    107   1.4       cgd 
    108  1.14       cgd bus_space_tag_t sio_iot;
    109  1.20   thorpej pci_chipset_tag_t sio_pc;
    110  1.14       cgd bus_space_handle_t sio_ioh_icu1, sio_ioh_icu2, sio_ioh_elcr;
    111   1.1       cgd 
    112   1.1       cgd #define	ICU_LEN		16		/* number of ISA IRQs */
    113   1.1       cgd 
    114  1.16       cgd static struct alpha_shared_intr *sio_intr;
    115   1.2       cgd #ifdef EVCNT_COUNTERS
    116   1.2       cgd struct evcnt sio_intr_evcnt;
    117   1.2       cgd #endif
    118   1.1       cgd 
    119   1.1       cgd #ifndef STRAY_MAX
    120   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    121   1.1       cgd /*
    122   1.1       cgd  * If prom console is broken, because initial interrupt settings
    123   1.1       cgd  * must be kept, there's no way to escape stray interrupts.
    124   1.1       cgd  */
    125   1.1       cgd #define	STRAY_MAX	0
    126   1.1       cgd #else
    127   1.1       cgd #define	STRAY_MAX	5
    128   1.1       cgd #endif
    129   1.1       cgd #endif
    130   1.1       cgd 
    131   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    132   1.1       cgd /*
    133   1.1       cgd  * If prom console is broken, must remember the initial interrupt
    134   1.1       cgd  * settings and enforce them.  WHEE!
    135   1.1       cgd  */
    136   1.1       cgd u_int8_t initial_ocw1[2];
    137   1.1       cgd u_int8_t initial_elcr[2];
    138   1.1       cgd #define	INITIALLY_ENABLED(irq) \
    139   1.1       cgd 	    ((initial_ocw1[(irq) / 8] & (1 << ((irq) % 8))) == 0)
    140   1.1       cgd #define	INITIALLY_LEVEL_TRIGGERED(irq) \
    141   1.1       cgd 	    ((initial_elcr[(irq) / 8] & (1 << ((irq) % 8))) != 0)
    142   1.1       cgd #else
    143   1.1       cgd #define	INITIALLY_ENABLED(irq)		((irq) == 2 ? 1 : 0)
    144   1.1       cgd #define	INITIALLY_LEVEL_TRIGGERED(irq)	0
    145   1.1       cgd #endif
    146   1.1       cgd 
    147  1.20   thorpej void		sio_setirqstat __P((int, int, int));
    148  1.20   thorpej 
    149  1.20   thorpej u_int8_t	(*sio_read_elcr) __P((int));
    150  1.20   thorpej void		(*sio_write_elcr) __P((int, u_int8_t));
    151  1.24      ross static void	specific_eoi __P((int));
    152  1.20   thorpej 
    153  1.20   thorpej /******************** i82378 SIO ELCR functions ********************/
    154  1.20   thorpej 
    155  1.20   thorpej int		i82378_setup_elcr __P((void));
    156  1.20   thorpej u_int8_t	i82378_read_elcr __P((int));
    157  1.20   thorpej void		i82378_write_elcr __P((int, u_int8_t));
    158  1.20   thorpej 
    159  1.20   thorpej int
    160  1.20   thorpej i82378_setup_elcr()
    161  1.20   thorpej {
    162  1.20   thorpej 	int rv;
    163  1.20   thorpej 
    164  1.20   thorpej 	/*
    165  1.20   thorpej 	 * We could probe configuration space to see that there's
    166  1.20   thorpej 	 * actually an SIO present, but we are using this as a
    167  1.20   thorpej 	 * fall-back in case nothing else matches.
    168  1.20   thorpej 	 */
    169  1.20   thorpej 
    170  1.20   thorpej 	rv = bus_space_map(sio_iot, 0x4d0, 2, 0, &sio_ioh_elcr);
    171  1.20   thorpej 
    172  1.20   thorpej 	if (rv == 0) {
    173  1.20   thorpej 		sio_read_elcr = i82378_read_elcr;
    174  1.20   thorpej 		sio_write_elcr = i82378_write_elcr;
    175  1.20   thorpej 	}
    176  1.20   thorpej 
    177  1.20   thorpej 	return (rv);
    178  1.20   thorpej }
    179  1.20   thorpej 
    180  1.20   thorpej u_int8_t
    181  1.20   thorpej i82378_read_elcr(elcr)
    182  1.20   thorpej 	int elcr;
    183  1.20   thorpej {
    184  1.20   thorpej 
    185  1.20   thorpej 	return (bus_space_read_1(sio_iot, sio_ioh_elcr, elcr));
    186  1.20   thorpej }
    187  1.20   thorpej 
    188  1.20   thorpej void
    189  1.20   thorpej i82378_write_elcr(elcr, val)
    190  1.20   thorpej 	int elcr;
    191  1.20   thorpej 	u_int8_t val;
    192  1.20   thorpej {
    193  1.20   thorpej 
    194  1.20   thorpej 	bus_space_write_1(sio_iot, sio_ioh_elcr, elcr, val);
    195  1.20   thorpej }
    196  1.20   thorpej 
    197  1.20   thorpej /******************** Cypress CY82C693 ELCR functions ********************/
    198  1.20   thorpej 
    199  1.20   thorpej int		cy82c693_setup_elcr __P((void));
    200  1.20   thorpej u_int8_t	cy82c693_read_elcr __P((int));
    201  1.20   thorpej void		cy82c693_write_elcr __P((int, u_int8_t));
    202  1.20   thorpej 
    203  1.20   thorpej int
    204  1.20   thorpej cy82c693_setup_elcr()
    205  1.20   thorpej {
    206  1.20   thorpej 	int device, maxndevs;
    207  1.20   thorpej 	pcitag_t tag;
    208  1.20   thorpej 	pcireg_t id;
    209  1.20   thorpej 
    210  1.20   thorpej 	/*
    211  1.20   thorpej 	 * Search PCI configuration space for a Cypress CY82C693.
    212  1.20   thorpej 	 *
    213  1.20   thorpej 	 * Note we can make some assumptions about our bus number
    214  1.20   thorpej 	 * here, because:
    215  1.20   thorpej 	 *
    216  1.20   thorpej 	 *	(1) there can be at most one ISA/EISA bridge per PCI bus, and
    217  1.20   thorpej 	 *
    218  1.20   thorpej 	 *	(2) any ISA/EISA bridges must be attached to primary PCI
    219  1.20   thorpej 	 *	    busses (i.e. bus zero).
    220  1.20   thorpej 	 */
    221  1.20   thorpej 
    222  1.20   thorpej 	maxndevs = pci_bus_maxdevs(sio_pc, 0);
    223  1.20   thorpej 
    224  1.20   thorpej 	for (device = 0; device < maxndevs; device++) {
    225  1.20   thorpej 		tag = pci_make_tag(sio_pc, 0, device, 0);
    226  1.20   thorpej 		id = pci_conf_read(sio_pc, tag, PCI_ID_REG);
    227  1.20   thorpej 
    228  1.20   thorpej 		/* Invalid vendor ID value? */
    229  1.20   thorpej 		if (PCI_VENDOR(id) == PCI_VENDOR_INVALID)
    230  1.20   thorpej 			continue;
    231  1.20   thorpej 		/* XXX Not invalid, but we've done this ~forever. */
    232  1.20   thorpej 		if (PCI_VENDOR(id) == 0)
    233  1.20   thorpej 			continue;
    234  1.20   thorpej 
    235  1.20   thorpej 		if (PCI_VENDOR(id) != PCI_VENDOR_CONTAQ ||
    236  1.20   thorpej 		    PCI_PRODUCT(id) != PCI_PRODUCT_CONTAQ_82C693)
    237  1.20   thorpej 			continue;
    238  1.20   thorpej 
    239  1.20   thorpej 		/*
    240  1.20   thorpej 		 * Found one!
    241  1.20   thorpej 		 */
    242  1.20   thorpej 
    243  1.20   thorpej #if 0
    244  1.20   thorpej 		printf("cy82c693_setup_elcr: found 82C693 at device %d\n",
    245  1.20   thorpej 		    device);
    246  1.20   thorpej #endif
    247  1.20   thorpej 
    248  1.20   thorpej 		/*
    249  1.20   thorpej 		 * The CY82C693's ELCR registers are accessed indirectly
    250  1.20   thorpej 		 * via (IO_ICU1 + 2) (address) and (IO_ICU1 + 3) (data).
    251  1.20   thorpej 		 */
    252  1.20   thorpej 		sio_ioh_elcr = sio_ioh_icu1;
    253  1.20   thorpej 
    254  1.20   thorpej 		sio_read_elcr = cy82c693_read_elcr;
    255  1.20   thorpej 		sio_write_elcr = cy82c693_write_elcr;
    256  1.20   thorpej 
    257  1.20   thorpej 		return (0);
    258  1.20   thorpej 	}
    259  1.20   thorpej 
    260  1.20   thorpej 	/*
    261  1.20   thorpej 	 * Didn't find a CY82C693.
    262  1.20   thorpej 	 */
    263  1.20   thorpej 	return (ENODEV);
    264  1.20   thorpej }
    265  1.20   thorpej 
    266  1.20   thorpej u_int8_t
    267  1.20   thorpej cy82c693_read_elcr(elcr)
    268  1.20   thorpej 	int elcr;
    269  1.20   thorpej {
    270  1.20   thorpej 
    271  1.20   thorpej 	bus_space_write_1(sio_iot, sio_ioh_elcr, 0x02, 0x03 + elcr);
    272  1.20   thorpej 	return (bus_space_read_1(sio_iot, sio_ioh_elcr, 0x03));
    273  1.20   thorpej }
    274  1.20   thorpej 
    275  1.20   thorpej void
    276  1.20   thorpej cy82c693_write_elcr(elcr, val)
    277  1.20   thorpej 	int elcr;
    278  1.20   thorpej 	u_int8_t val;
    279  1.20   thorpej {
    280  1.20   thorpej 
    281  1.20   thorpej 	bus_space_write_1(sio_iot, sio_ioh_elcr, 0x02, 0x03 + elcr);
    282  1.20   thorpej 	bus_space_write_1(sio_iot, sio_ioh_elcr, 0x03, val);
    283  1.20   thorpej }
    284  1.20   thorpej 
    285  1.20   thorpej /******************** ELCR access function configuration ********************/
    286  1.20   thorpej 
    287  1.20   thorpej /*
    288  1.20   thorpej  * Put the Intel SIO at the end, so we fall back on it if we don't
    289  1.20   thorpej  * find anything else.  If any of the non-Intel functions find a
    290  1.20   thorpej  * matching device, but are unable to map it for whatever reason,
    291  1.20   thorpej  * they should panic.
    292  1.20   thorpej  */
    293  1.20   thorpej 
    294  1.20   thorpej int (*sio_elcr_setup_funcs[]) __P((void)) = {
    295  1.20   thorpej 	cy82c693_setup_elcr,
    296  1.20   thorpej 	i82378_setup_elcr,
    297  1.20   thorpej 	NULL,
    298  1.20   thorpej };
    299  1.20   thorpej 
    300  1.20   thorpej /******************** Shared SIO/Cypress functions ********************/
    301  1.15       cgd 
    302   1.1       cgd void
    303   1.1       cgd sio_setirqstat(irq, enabled, type)
    304   1.1       cgd 	int irq, enabled;
    305   1.3   mycroft 	int type;
    306   1.1       cgd {
    307   1.1       cgd 	u_int8_t ocw1[2], elcr[2];
    308   1.1       cgd 	int icu, bit;
    309   1.1       cgd 
    310   1.1       cgd #if 0
    311  1.13  christos 	printf("sio_setirqstat: irq %d: %s, %s\n", irq,
    312   1.1       cgd 	    enabled ? "enabled" : "disabled", isa_intr_typename(type));
    313   1.1       cgd #endif
    314   1.1       cgd 
    315   1.1       cgd 	icu = irq / 8;
    316   1.1       cgd 	bit = irq % 8;
    317   1.1       cgd 
    318  1.14       cgd 	ocw1[0] = bus_space_read_1(sio_iot, sio_ioh_icu1, 1);
    319  1.14       cgd 	ocw1[1] = bus_space_read_1(sio_iot, sio_ioh_icu2, 1);
    320  1.20   thorpej 	elcr[0] = (*sio_read_elcr)(0);				/* XXX */
    321  1.20   thorpej 	elcr[1] = (*sio_read_elcr)(1);				/* XXX */
    322   1.1       cgd 
    323   1.1       cgd 	/*
    324   1.1       cgd 	 * interrupt enable: set bit to mask (disable) interrupt.
    325   1.1       cgd 	 */
    326   1.1       cgd 	if (enabled)
    327   1.1       cgd 		ocw1[icu] &= ~(1 << bit);
    328   1.1       cgd 	else
    329   1.1       cgd 		ocw1[icu] |= 1 << bit;
    330   1.1       cgd 
    331   1.1       cgd 	/*
    332   1.1       cgd 	 * interrupt type select: set bit to get level-triggered.
    333   1.1       cgd 	 */
    334   1.3   mycroft 	if (type == IST_LEVEL)
    335   1.1       cgd 		elcr[icu] |= 1 << bit;
    336   1.1       cgd 	else
    337   1.1       cgd 		elcr[icu] &= ~(1 << bit);
    338   1.1       cgd 
    339   1.1       cgd #ifdef not_here
    340   1.1       cgd 	/* see the init function... */
    341   1.1       cgd 	ocw1[0] &= ~0x04;		/* always enable IRQ2 on first PIC */
    342   1.1       cgd 	elcr[0] &= ~0x07;		/* IRQ[0-2] must be edge-triggered */
    343   1.1       cgd 	elcr[1] &= ~0x21;		/* IRQ[13,8] must be edge-triggered */
    344   1.1       cgd #endif
    345   1.1       cgd 
    346   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    347   1.1       cgd 	/*
    348   1.1       cgd 	 * make sure that the initially clear bits (unmasked interrupts)
    349   1.1       cgd 	 * are never set, and that the initially-level-triggered
    350   1.1       cgd 	 * intrrupts always remain level-triggered, to keep the prom happy.
    351   1.1       cgd 	 */
    352   1.1       cgd 	if ((ocw1[0] & ~initial_ocw1[0]) != 0 ||
    353   1.1       cgd 	    (ocw1[1] & ~initial_ocw1[1]) != 0 ||
    354   1.1       cgd 	    (elcr[0] & initial_elcr[0]) != initial_elcr[0] ||
    355   1.1       cgd 	    (elcr[1] & initial_elcr[1]) != initial_elcr[1]) {
    356  1.13  christos 		printf("sio_sis: initial: ocw = (%2x,%2x), elcr = (%2x,%2x)\n",
    357   1.1       cgd 		    initial_ocw1[0], initial_ocw1[1],
    358   1.1       cgd 		    initial_elcr[0], initial_elcr[1]);
    359  1.13  christos 		printf("         current: ocw = (%2x,%2x), elcr = (%2x,%2x)\n",
    360   1.1       cgd 		    ocw1[0], ocw1[1], elcr[0], elcr[1]);
    361   1.1       cgd 		panic("sio_setirqstat: hosed");
    362   1.1       cgd 	}
    363   1.1       cgd #endif
    364   1.1       cgd 
    365  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_icu1, 1, ocw1[0]);
    366  1.14       cgd 	bus_space_write_1(sio_iot, sio_ioh_icu2, 1, ocw1[1]);
    367  1.20   thorpej 	(*sio_write_elcr)(0, elcr[0]);				/* XXX */
    368  1.20   thorpej 	(*sio_write_elcr)(1, elcr[1]);				/* XXX */
    369   1.1       cgd }
    370   1.1       cgd 
    371   1.1       cgd void
    372  1.20   thorpej sio_intr_setup(pc, iot)
    373  1.20   thorpej 	pci_chipset_tag_t pc;
    374  1.14       cgd 	bus_space_tag_t iot;
    375   1.1       cgd {
    376   1.1       cgd 	int i;
    377   1.1       cgd 
    378  1.14       cgd 	sio_iot = iot;
    379  1.20   thorpej 	sio_pc = pc;
    380   1.4       cgd 
    381  1.14       cgd 	if (bus_space_map(sio_iot, IO_ICU1, IO_ICUSIZE, 0, &sio_ioh_icu1) ||
    382  1.20   thorpej 	    bus_space_map(sio_iot, IO_ICU2, IO_ICUSIZE, 0, &sio_ioh_icu2))
    383  1.20   thorpej 		panic("sio_intr_setup: can't map ICU I/O ports");
    384  1.20   thorpej 
    385  1.20   thorpej 	for (i = 0; sio_elcr_setup_funcs[i] != NULL; i++)
    386  1.20   thorpej 		if ((*sio_elcr_setup_funcs[i])() == 0)
    387  1.20   thorpej 			break;
    388  1.20   thorpej 	if (sio_elcr_setup_funcs[i] == NULL)
    389  1.20   thorpej 		panic("sio_intr_setup: can't map ELCR");
    390   1.2       cgd 
    391   1.1       cgd #ifdef BROKEN_PROM_CONSOLE
    392   1.1       cgd 	/*
    393   1.1       cgd 	 * Remember the initial values, because the prom is stupid.
    394   1.1       cgd 	 */
    395  1.14       cgd 	initial_ocw1[0] = bus_space_read_1(sio_iot, sio_ioh_icu1, 1);
    396  1.14       cgd 	initial_ocw1[1] = bus_space_read_1(sio_iot, sio_ioh_icu2, 1);
    397  1.20   thorpej 	initial_elcr[0] = (*sio_read_elcr)(0);			/* XXX */
    398  1.20   thorpej 	initial_elcr[1] = (*sio_read_elcr)(1);			/* XXX */
    399   1.1       cgd #if 0
    400  1.13  christos 	printf("initial_ocw1[0] = 0x%x\n", initial_ocw1[0]);
    401  1.13  christos 	printf("initial_ocw1[1] = 0x%x\n", initial_ocw1[1]);
    402  1.13  christos 	printf("initial_elcr[0] = 0x%x\n", initial_elcr[0]);
    403  1.13  christos 	printf("initial_elcr[1] = 0x%x\n", initial_elcr[1]);
    404   1.1       cgd #endif
    405   1.1       cgd #endif
    406   1.1       cgd 
    407  1.16       cgd 	sio_intr = alpha_shared_intr_alloc(ICU_LEN);
    408  1.16       cgd 
    409   1.1       cgd 	/*
    410   1.1       cgd 	 * set up initial values for interrupt enables.
    411   1.1       cgd 	 */
    412   1.1       cgd 	for (i = 0; i < ICU_LEN; i++) {
    413  1.16       cgd 		alpha_shared_intr_set_maxstrays(sio_intr, i, STRAY_MAX);
    414  1.16       cgd 
    415   1.1       cgd 		switch (i) {
    416   1.1       cgd 		case 0:
    417   1.1       cgd 		case 1:
    418   1.1       cgd 		case 8:
    419   1.1       cgd 		case 13:
    420   1.1       cgd 			/*
    421   1.1       cgd 			 * IRQs 0, 1, 8, and 13 must always be
    422   1.1       cgd 			 * edge-triggered.
    423   1.1       cgd 			 */
    424   1.1       cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    425  1.13  christos 				printf("sio_intr_setup: %d LT!\n", i);
    426   1.3   mycroft 			sio_setirqstat(i, INITIALLY_ENABLED(i), IST_EDGE);
    427  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    428  1.16       cgd 			    IST_EDGE);
    429  1.24      ross 
    430  1.24      ross 			specific_eoi(i);
    431   1.1       cgd 			break;
    432   1.1       cgd 
    433   1.1       cgd 		case 2:
    434   1.1       cgd 			/*
    435   1.1       cgd 			 * IRQ 2 must be edge-triggered, and should be
    436   1.1       cgd 			 * enabled (otherwise IRQs 8-15 are ignored).
    437   1.1       cgd 			 */
    438   1.1       cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    439  1.13  christos 				printf("sio_intr_setup: %d LT!\n", i);
    440   1.1       cgd 			if (!INITIALLY_ENABLED(i))
    441  1.13  christos 				printf("sio_intr_setup: %d not enabled!\n", i);
    442   1.3   mycroft 			sio_setirqstat(i, 1, IST_EDGE);
    443  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    444  1.16       cgd 			    IST_UNUSABLE);
    445   1.1       cgd 			break;
    446   1.1       cgd 
    447   1.1       cgd 		default:
    448   1.1       cgd 			/*
    449   1.1       cgd 			 * Otherwise, disable the IRQ and set its
    450   1.1       cgd 			 * type to (effectively) "unknown."
    451   1.1       cgd 			 */
    452   1.1       cgd 			sio_setirqstat(i, INITIALLY_ENABLED(i),
    453   1.3   mycroft 			    INITIALLY_LEVEL_TRIGGERED(i) ? IST_LEVEL :
    454   1.3   mycroft 				IST_NONE);
    455  1.16       cgd 			alpha_shared_intr_set_dfltsharetype(sio_intr, i,
    456  1.16       cgd 			    INITIALLY_LEVEL_TRIGGERED(i) ? IST_LEVEL :
    457  1.16       cgd                                 IST_NONE);
    458  1.24      ross 			specific_eoi(i);
    459   1.1       cgd 			break;
    460   1.1       cgd 		}
    461   1.1       cgd 	}
    462   1.1       cgd }
    463   1.1       cgd 
    464   1.4       cgd const char *
    465   1.4       cgd sio_intr_string(v, irq)
    466   1.4       cgd 	void *v;
    467   1.4       cgd 	int irq;
    468   1.4       cgd {
    469   1.7       cgd 	static char irqstr[12];		/* 8 + 2 + NULL + sanity */
    470   1.4       cgd 
    471   1.4       cgd 	if (irq == 0 || irq >= ICU_LEN || irq == 2)
    472  1.16       cgd 		panic("sio_intr_string: bogus isa irq 0x%x\n", irq);
    473   1.4       cgd 
    474  1.13  christos 	sprintf(irqstr, "isa irq %d", irq);
    475   1.4       cgd 	return (irqstr);
    476   1.4       cgd }
    477   1.4       cgd 
    478   1.1       cgd void *
    479  1.16       cgd sio_intr_establish(v, irq, type, level, fn, arg)
    480  1.16       cgd 	void *v, *arg;
    481   1.4       cgd         int irq;
    482   1.3   mycroft         int type;
    483   1.3   mycroft         int level;
    484  1.16       cgd         int (*fn)(void *);
    485   1.1       cgd {
    486  1.16       cgd 	void *cookie;
    487   1.1       cgd 
    488   1.3   mycroft 	if (irq > ICU_LEN || type == IST_NONE)
    489   1.1       cgd 		panic("sio_intr_establish: bogus irq or type");
    490   1.1       cgd 
    491  1.16       cgd 	cookie = alpha_shared_intr_establish(sio_intr, irq, type, level, fn,
    492  1.16       cgd 	    arg, "isa irq");
    493   1.1       cgd 
    494  1.16       cgd 	if (cookie)
    495  1.16       cgd 		sio_setirqstat(irq, alpha_shared_intr_isactive(sio_intr, irq),
    496  1.16       cgd 		    alpha_shared_intr_get_sharetype(sio_intr, irq));
    497   1.1       cgd 
    498  1.16       cgd 	return (cookie);
    499   1.1       cgd }
    500   1.1       cgd 
    501   1.1       cgd void
    502   1.4       cgd sio_intr_disestablish(v, cookie)
    503   1.4       cgd 	void *v;
    504   1.4       cgd 	void *cookie;
    505   1.1       cgd {
    506  1.22   thorpej 	struct alpha_shared_intrhand *ih = cookie;
    507  1.23   thorpej 	int s, ist, irq = ih->ih_num;
    508   1.1       cgd 
    509  1.22   thorpej 	s = splhigh();
    510   1.1       cgd 
    511  1.22   thorpej 	/* Remove it from the link. */
    512  1.22   thorpej 	alpha_shared_intr_disestablish(sio_intr, cookie, "isa irq");
    513  1.22   thorpej 
    514  1.22   thorpej 	/*
    515  1.22   thorpej 	 * Decide if we should disable the interrupt.  We must ensure
    516  1.22   thorpej 	 * that:
    517  1.22   thorpej 	 *
    518  1.22   thorpej 	 *	- An initially-enabled interrupt is never disabled.
    519  1.22   thorpej 	 *	- An initially-LT interrupt is never untyped.
    520  1.22   thorpej 	 */
    521  1.22   thorpej 	if (alpha_shared_intr_isactive(sio_intr, irq) == 0) {
    522  1.23   thorpej 		/*
    523  1.23   thorpej 		 * IRQs 0, 1, 8, and 13 must always be edge-triggered
    524  1.23   thorpej 		 * (see setup).
    525  1.23   thorpej 		 */
    526  1.23   thorpej 		switch (irq) {
    527  1.23   thorpej 		case 0:
    528  1.23   thorpej 		case 1:
    529  1.23   thorpej 		case 8:
    530  1.23   thorpej 		case 13:
    531  1.23   thorpej 			/*
    532  1.23   thorpej 			 * If the interrupt was initially level-triggered
    533  1.23   thorpej 			 * a warning was printed in setup.
    534  1.23   thorpej 			 */
    535  1.23   thorpej 			ist = IST_EDGE;
    536  1.23   thorpej 			break;
    537  1.23   thorpej 
    538  1.23   thorpej 		default:
    539  1.23   thorpej 			ist = INITIALLY_LEVEL_TRIGGERED(irq) ?
    540  1.23   thorpej 			    IST_LEVEL : IST_NONE;
    541  1.23   thorpej 			break;
    542  1.23   thorpej 		}
    543  1.22   thorpej 		sio_setirqstat(irq, INITIALLY_ENABLED(irq), ist);
    544  1.22   thorpej 		alpha_shared_intr_set_dfltsharetype(sio_intr, irq, ist);
    545  1.22   thorpej 	}
    546  1.22   thorpej 
    547  1.22   thorpej 	splx(s);
    548   1.1       cgd }
    549   1.1       cgd 
    550   1.1       cgd void
    551   1.1       cgd sio_iointr(framep, vec)
    552   1.1       cgd 	void *framep;
    553  1.10       cgd 	unsigned long vec;
    554   1.1       cgd {
    555  1.16       cgd 	int irq;
    556   1.1       cgd 
    557   1.1       cgd 	irq = (vec - 0x800) >> 4;
    558   1.1       cgd #ifdef DIAGNOSTIC
    559   1.1       cgd 	if (irq > ICU_LEN || irq < 0)
    560   1.1       cgd 		panic("sio_iointr: irq out of range (%d)", irq);
    561   1.1       cgd #endif
    562   1.1       cgd 
    563   1.2       cgd #ifdef EVCNT_COUNTERS
    564   1.2       cgd 	sio_intr_evcnt.ev_count++;
    565   1.2       cgd #else
    566  1.16       cgd #ifdef DEBUG
    567   1.2       cgd 	if (ICU_LEN != INTRCNT_ISA_IRQ_LEN)
    568   1.2       cgd 		panic("sio interrupt counter sizes inconsistent");
    569  1.16       cgd #endif
    570   1.2       cgd 	intrcnt[INTRCNT_ISA_IRQ + irq]++;
    571   1.2       cgd #endif
    572   1.2       cgd 
    573  1.16       cgd 	if (!alpha_shared_intr_dispatch(sio_intr, irq))
    574  1.16       cgd 		alpha_shared_intr_stray(sio_intr, irq, "isa irq");
    575   1.1       cgd 
    576   1.1       cgd 	/*
    577   1.1       cgd 	 * Some versions of the machines which use the SIO
    578   1.1       cgd 	 * (or is it some PALcode revisions on those machines?)
    579   1.1       cgd 	 * require the non-specific EOI to be fed to the PIC(s)
    580   1.1       cgd 	 * by the interrupt handler.
    581   1.1       cgd 	 */
    582  1.24      ross 	specific_eoi(irq);
    583  1.21      matt }
    584  1.21      matt 
    585  1.21      matt #define	LEGAL_IRQ(x)	((x) >= 0 && (x) < ICU_LEN && (x) != 2)
    586  1.21      matt 
    587  1.21      matt int
    588  1.21      matt sio_intr_alloc(v, mask, type, irq)
    589  1.21      matt 	void *v;
    590  1.21      matt 	int mask;
    591  1.21      matt 	int type;
    592  1.21      matt 	int *irq;
    593  1.21      matt {
    594  1.21      matt 	int i, tmp, bestirq, count;
    595  1.21      matt 	struct alpha_shared_intrhand **p, *q;
    596  1.21      matt 
    597  1.21      matt 	if (type == IST_NONE)
    598  1.21      matt 		panic("intr_alloc: bogus type");
    599  1.21      matt 
    600  1.21      matt 	bestirq = -1;
    601  1.21      matt 	count = -1;
    602  1.21      matt 
    603  1.21      matt 	/* some interrupts should never be dynamically allocated */
    604  1.21      matt 	mask &= 0xdef8;
    605  1.21      matt 
    606  1.21      matt 	/*
    607  1.21      matt 	 * XXX some interrupts will be used later (6 for fdc, 12 for pms).
    608  1.21      matt 	 * the right answer is to do "breadth-first" searching of devices.
    609  1.21      matt 	 */
    610  1.21      matt 	mask &= 0xefbf;
    611  1.21      matt 
    612  1.21      matt 	for (i = 0; i < ICU_LEN; i++) {
    613  1.21      matt 		if (LEGAL_IRQ(i) == 0 || (mask & (1<<i)) == 0)
    614  1.21      matt 			continue;
    615  1.21      matt 
    616  1.21      matt 		switch(sio_intr[i].intr_sharetype) {
    617  1.21      matt 		case IST_NONE:
    618  1.21      matt 			/*
    619  1.21      matt 			 * if nothing's using the irq, just return it
    620  1.21      matt 			 */
    621  1.21      matt 			*irq = i;
    622  1.21      matt 			return (0);
    623  1.21      matt 
    624  1.21      matt 		case IST_EDGE:
    625  1.21      matt 		case IST_LEVEL:
    626  1.21      matt 			if (type != sio_intr[i].intr_sharetype)
    627  1.21      matt 				continue;
    628  1.21      matt 			/*
    629  1.21      matt 			 * if the irq is shareable, count the number of other
    630  1.21      matt 			 * handlers, and if it's smaller than the last irq like
    631  1.21      matt 			 * this, remember it
    632  1.21      matt 			 *
    633  1.21      matt 			 * XXX We should probably also consider the
    634  1.21      matt 			 * interrupt level and stick IPL_TTY with other
    635  1.21      matt 			 * IPL_TTY, etc.
    636  1.21      matt 			 */
    637  1.21      matt 			for (p = &TAILQ_FIRST(&sio_intr[i].intr_q), tmp = 0;
    638  1.21      matt 			     (q = *p) != NULL; p = &TAILQ_NEXT(q, ih_q), tmp++)
    639  1.21      matt 				;
    640  1.21      matt 			if ((bestirq == -1) || (count > tmp)) {
    641  1.21      matt 				bestirq = i;
    642  1.21      matt 				count = tmp;
    643  1.21      matt 			}
    644  1.21      matt 			break;
    645  1.21      matt 
    646  1.21      matt 		case IST_PULSE:
    647  1.21      matt 			/* this just isn't shareable */
    648  1.21      matt 			continue;
    649  1.21      matt 		}
    650  1.21      matt 	}
    651  1.21      matt 
    652  1.21      matt 	if (bestirq == -1)
    653  1.21      matt 		return (1);
    654  1.21      matt 
    655  1.21      matt 	*irq = bestirq;
    656  1.21      matt 
    657  1.21      matt 	return (0);
    658  1.24      ross }
    659  1.24      ross 
    660  1.24      ross static void
    661  1.24      ross specific_eoi(irq)
    662  1.24      ross 	int irq;
    663  1.24      ross {
    664  1.24      ross 	if (irq > 7)
    665  1.24      ross 		bus_space_write_1(sio_iot,
    666  1.24      ross 		    sio_ioh_icu2, 0, 0x20 | (irq & 0x07));	/* XXX */
    667  1.24      ross 	bus_space_write_1(sio_iot, sio_ioh_icu1, 0, 0x20 | (irq > 7 ? 2 : irq));
    668   1.1       cgd }
    669