Home | History | Annotate | Line # | Download | only in pci
sio_pic.c revision 1.4
      1  1.4      cgd /*	$NetBSD: sio_pic.c,v 1.4 1996/04/12 02:11:23 cgd Exp $	*/
      2  1.1      cgd 
      3  1.1      cgd /*
      4  1.1      cgd  * Copyright (c) 1995 Carnegie-Mellon University.
      5  1.1      cgd  * All rights reserved.
      6  1.1      cgd  *
      7  1.1      cgd  * Author: Chris G. Demetriou
      8  1.1      cgd  *
      9  1.1      cgd  * Permission to use, copy, modify and distribute this software and
     10  1.1      cgd  * its documentation is hereby granted, provided that both the copyright
     11  1.1      cgd  * notice and this permission notice appear in all copies of the
     12  1.1      cgd  * software, derivative works or modified versions, and any portions
     13  1.1      cgd  * thereof, and that both notices appear in supporting documentation.
     14  1.1      cgd  *
     15  1.1      cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.1      cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  1.1      cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.1      cgd  *
     19  1.1      cgd  * Carnegie Mellon requests users of this software to return to
     20  1.1      cgd  *
     21  1.1      cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  1.1      cgd  *  School of Computer Science
     23  1.1      cgd  *  Carnegie Mellon University
     24  1.1      cgd  *  Pittsburgh PA 15213-3890
     25  1.1      cgd  *
     26  1.1      cgd  * any improvements or extensions that they make and grant Carnegie the
     27  1.1      cgd  * rights to redistribute these changes.
     28  1.1      cgd  */
     29  1.1      cgd 
     30  1.1      cgd #include <sys/param.h>
     31  1.1      cgd #include <sys/systm.h>
     32  1.1      cgd #include <sys/device.h>
     33  1.1      cgd #include <sys/malloc.h>
     34  1.1      cgd #include <sys/syslog.h>
     35  1.1      cgd 
     36  1.4      cgd #include <machine/intr.h>
     37  1.4      cgd #include <machine/bus.h>
     38  1.4      cgd 
     39  1.2      cgd #include <dev/isa/isareg.h>
     40  1.1      cgd #include <dev/isa/isavar.h>
     41  1.2      cgd #include <alpha/pci/siovar.h>
     42  1.2      cgd 
     43  1.2      cgd #ifndef EVCNT_COUNTERS
     44  1.2      cgd #include <machine/intrcnt.h>
     45  1.2      cgd #endif
     46  1.1      cgd 
     47  1.2      cgd #include "sio.h"
     48  1.1      cgd 
     49  1.1      cgd /*
     50  1.1      cgd  * To add to the long history of wonderful PROM console traits,
     51  1.1      cgd  * AlphaStation PROMs don't reset themselves completely on boot!
     52  1.1      cgd  * Therefore, if an interrupt was turned on when the kernel was
     53  1.1      cgd  * started, we're not going to EVER turn it off...  I don't know
     54  1.1      cgd  * what will happen if new interrupts (that the PROM console doesn't
     55  1.1      cgd  * want) are turned on.  I'll burn that bridge when I come to it.
     56  1.1      cgd  */
     57  1.1      cgd #define	BROKEN_PROM_CONSOLE
     58  1.1      cgd 
     59  1.2      cgd /*
     60  1.2      cgd  * Private functions and variables.
     61  1.2      cgd  */
     62  1.4      cgd static void	sio_strayintr __P((int));
     63  1.4      cgd 
     64  1.4      cgd bus_chipset_tag_t sio_bc;
     65  1.4      cgd bus_io_handle_t sio_ioh_icu1, sio_ioh_icu2, sio_ioh_elcr;
     66  1.1      cgd 
     67  1.1      cgd /*
     68  1.1      cgd  * Interrupt handler chains.  sio_intr_establish() inserts a handler into
     69  1.1      cgd  * the list.  The handler is called with its (single) argument.
     70  1.1      cgd  */
     71  1.1      cgd struct intrhand {
     72  1.1      cgd 	int	(*ih_fun)();
     73  1.1      cgd 	void	*ih_arg;
     74  1.1      cgd 	u_long	ih_count;
     75  1.1      cgd 	struct	intrhand *ih_next;
     76  1.1      cgd 	int	ih_level;
     77  1.1      cgd 	int	ih_irq;
     78  1.1      cgd };
     79  1.1      cgd 
     80  1.1      cgd #define	ICU_LEN		16		/* number of ISA IRQs */
     81  1.1      cgd 
     82  1.1      cgd static struct intrhand *sio_intrhand[ICU_LEN];
     83  1.3  mycroft static int sio_intrsharetype[ICU_LEN];
     84  1.1      cgd static u_long sio_strayintrcnt[ICU_LEN];
     85  1.2      cgd #ifdef EVCNT_COUNTERS
     86  1.2      cgd struct evcnt sio_intr_evcnt;
     87  1.2      cgd #endif
     88  1.1      cgd 
     89  1.1      cgd #ifndef STRAY_MAX
     90  1.1      cgd #ifdef BROKEN_PROM_CONSOLE
     91  1.1      cgd /*
     92  1.1      cgd  * If prom console is broken, because initial interrupt settings
     93  1.1      cgd  * must be kept, there's no way to escape stray interrupts.
     94  1.1      cgd  */
     95  1.1      cgd #define	STRAY_MAX	0
     96  1.1      cgd #else
     97  1.1      cgd #define	STRAY_MAX	5
     98  1.1      cgd #endif
     99  1.1      cgd #endif
    100  1.1      cgd 
    101  1.1      cgd #ifdef BROKEN_PROM_CONSOLE
    102  1.1      cgd /*
    103  1.1      cgd  * If prom console is broken, must remember the initial interrupt
    104  1.1      cgd  * settings and enforce them.  WHEE!
    105  1.1      cgd  */
    106  1.1      cgd u_int8_t initial_ocw1[2];
    107  1.1      cgd u_int8_t initial_elcr[2];
    108  1.1      cgd #define	INITIALLY_ENABLED(irq) \
    109  1.1      cgd 	    ((initial_ocw1[(irq) / 8] & (1 << ((irq) % 8))) == 0)
    110  1.1      cgd #define	INITIALLY_LEVEL_TRIGGERED(irq) \
    111  1.1      cgd 	    ((initial_elcr[(irq) / 8] & (1 << ((irq) % 8))) != 0)
    112  1.1      cgd #else
    113  1.1      cgd #define	INITIALLY_ENABLED(irq)		((irq) == 2 ? 1 : 0)
    114  1.1      cgd #define	INITIALLY_LEVEL_TRIGGERED(irq)	0
    115  1.1      cgd #endif
    116  1.1      cgd 
    117  1.1      cgd void
    118  1.1      cgd sio_setirqstat(irq, enabled, type)
    119  1.1      cgd 	int irq, enabled;
    120  1.3  mycroft 	int type;
    121  1.1      cgd {
    122  1.1      cgd 	u_int8_t ocw1[2], elcr[2];
    123  1.1      cgd 	int icu, bit;
    124  1.1      cgd 
    125  1.1      cgd #if 0
    126  1.1      cgd 	printf("sio_setirqstat: irq %d, %s, %s\n", irq,
    127  1.1      cgd 	    enabled ? "enabled" : "disabled", isa_intr_typename(type));
    128  1.1      cgd #endif
    129  1.1      cgd 
    130  1.2      cgd 	sio_intrsharetype[irq] = type;
    131  1.1      cgd 
    132  1.1      cgd 	icu = irq / 8;
    133  1.1      cgd 	bit = irq % 8;
    134  1.1      cgd 
    135  1.4      cgd 	ocw1[0] = bus_io_read_1(sio_bc, sio_ioh_icu1, 1);
    136  1.4      cgd 	ocw1[1] = bus_io_read_1(sio_bc, sio_ioh_icu2, 1);
    137  1.4      cgd 	elcr[0] = bus_io_read_1(sio_bc, sio_ioh_elcr, 0);	/* XXX */
    138  1.4      cgd 	elcr[1] = bus_io_read_1(sio_bc, sio_ioh_elcr, 1);	/* XXX */
    139  1.1      cgd 
    140  1.1      cgd 	/*
    141  1.1      cgd 	 * interrupt enable: set bit to mask (disable) interrupt.
    142  1.1      cgd 	 */
    143  1.1      cgd 	if (enabled)
    144  1.1      cgd 		ocw1[icu] &= ~(1 << bit);
    145  1.1      cgd 	else
    146  1.1      cgd 		ocw1[icu] |= 1 << bit;
    147  1.1      cgd 
    148  1.1      cgd 	/*
    149  1.1      cgd 	 * interrupt type select: set bit to get level-triggered.
    150  1.1      cgd 	 */
    151  1.3  mycroft 	if (type == IST_LEVEL)
    152  1.1      cgd 		elcr[icu] |= 1 << bit;
    153  1.1      cgd 	else
    154  1.1      cgd 		elcr[icu] &= ~(1 << bit);
    155  1.1      cgd 
    156  1.1      cgd #ifdef not_here
    157  1.1      cgd 	/* see the init function... */
    158  1.1      cgd 	ocw1[0] &= ~0x04;		/* always enable IRQ2 on first PIC */
    159  1.1      cgd 	elcr[0] &= ~0x07;		/* IRQ[0-2] must be edge-triggered */
    160  1.1      cgd 	elcr[1] &= ~0x21;		/* IRQ[13,8] must be edge-triggered */
    161  1.1      cgd #endif
    162  1.1      cgd 
    163  1.1      cgd #ifdef BROKEN_PROM_CONSOLE
    164  1.1      cgd 	/*
    165  1.1      cgd 	 * make sure that the initially clear bits (unmasked interrupts)
    166  1.1      cgd 	 * are never set, and that the initially-level-triggered
    167  1.1      cgd 	 * intrrupts always remain level-triggered, to keep the prom happy.
    168  1.1      cgd 	 */
    169  1.1      cgd 	if ((ocw1[0] & ~initial_ocw1[0]) != 0 ||
    170  1.1      cgd 	    (ocw1[1] & ~initial_ocw1[1]) != 0 ||
    171  1.1      cgd 	    (elcr[0] & initial_elcr[0]) != initial_elcr[0] ||
    172  1.1      cgd 	    (elcr[1] & initial_elcr[1]) != initial_elcr[1]) {
    173  1.1      cgd 		printf("sio_sis: initial: ocw = (%2x,%2x), elcr = (%2x,%2X)\n",
    174  1.1      cgd 		    initial_ocw1[0], initial_ocw1[1],
    175  1.1      cgd 		    initial_elcr[0], initial_elcr[1]);
    176  1.1      cgd 		printf("         current: ocw = (%2x,%2x), elcr = (%2x,%2X)\n",
    177  1.1      cgd 		    ocw1[0], ocw1[1], elcr[0], elcr[1]);
    178  1.1      cgd 		panic("sio_setirqstat: hosed");
    179  1.1      cgd 	}
    180  1.1      cgd #endif
    181  1.1      cgd 
    182  1.4      cgd 	bus_io_write_1(sio_bc, sio_ioh_icu1, 1, ocw1[0]);
    183  1.4      cgd 	bus_io_write_1(sio_bc, sio_ioh_icu2, 1, ocw1[1]);
    184  1.4      cgd 	bus_io_write_1(sio_bc, sio_ioh_elcr, 0, elcr[0]);	/* XXX */
    185  1.4      cgd 	bus_io_write_1(sio_bc, sio_ioh_elcr, 1, elcr[1]);	/* XXX */
    186  1.1      cgd }
    187  1.1      cgd 
    188  1.1      cgd void
    189  1.4      cgd sio_intr_setup(bc)
    190  1.4      cgd 	bus_chipset_tag_t bc;
    191  1.1      cgd {
    192  1.1      cgd 	int i;
    193  1.1      cgd 
    194  1.4      cgd 	sio_bc = bc;
    195  1.4      cgd 
    196  1.4      cgd 	if (bus_io_map(sio_bc, IO_ICU1, IO_ICUSIZE, &sio_ioh_icu1) ||
    197  1.4      cgd 	    bus_io_map(sio_bc, IO_ICU2, IO_ICUSIZE, &sio_ioh_icu2) ||
    198  1.4      cgd 	    bus_io_map(sio_bc, 0x4d0, 2, &sio_ioh_elcr))
    199  1.4      cgd 		panic("sio_intr_setup: can't map I/O ports");
    200  1.2      cgd 
    201  1.1      cgd #ifdef BROKEN_PROM_CONSOLE
    202  1.1      cgd 	/*
    203  1.1      cgd 	 * Remember the initial values, because the prom is stupid.
    204  1.1      cgd 	 */
    205  1.4      cgd 	initial_ocw1[0] = bus_io_read_1(sio_bc, sio_ioh_icu1, 1);
    206  1.4      cgd 	initial_ocw1[1] = bus_io_read_1(sio_bc, sio_ioh_icu2, 1);
    207  1.4      cgd 	initial_elcr[0] = bus_io_read_1(sio_bc, sio_ioh_elcr, 0); /* XXX */
    208  1.4      cgd 	initial_elcr[1] = bus_io_read_1(sio_bc, sio_ioh_elcr, 1); /* XXX */
    209  1.1      cgd #if 0
    210  1.1      cgd 	printf("initial_ocw1[0] = 0x%x\n", initial_ocw1[0]);
    211  1.1      cgd 	printf("initial_ocw1[1] = 0x%x\n", initial_ocw1[1]);
    212  1.1      cgd 	printf("initial_elcr[0] = 0x%x\n", initial_elcr[0]);
    213  1.1      cgd 	printf("initial_elcr[1] = 0x%x\n", initial_elcr[1]);
    214  1.1      cgd #endif
    215  1.1      cgd #endif
    216  1.1      cgd 
    217  1.1      cgd 	/*
    218  1.1      cgd 	 * set up initial values for interrupt enables.
    219  1.1      cgd 	 */
    220  1.1      cgd 	for (i = 0; i < ICU_LEN; i++) {
    221  1.1      cgd 		switch (i) {
    222  1.1      cgd 		case 0:
    223  1.1      cgd 		case 1:
    224  1.1      cgd 		case 8:
    225  1.1      cgd 		case 13:
    226  1.1      cgd 			/*
    227  1.1      cgd 			 * IRQs 0, 1, 8, and 13 must always be
    228  1.1      cgd 			 * edge-triggered.
    229  1.1      cgd 			 */
    230  1.1      cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    231  1.1      cgd 				printf("sio_intr_setup: %d LT!\n", i);
    232  1.3  mycroft 			sio_setirqstat(i, INITIALLY_ENABLED(i), IST_EDGE);
    233  1.1      cgd 			break;
    234  1.1      cgd 
    235  1.1      cgd 		case 2:
    236  1.1      cgd 			/*
    237  1.1      cgd 			 * IRQ 2 must be edge-triggered, and should be
    238  1.1      cgd 			 * enabled (otherwise IRQs 8-15 are ignored).
    239  1.1      cgd 			 */
    240  1.1      cgd 			if (INITIALLY_LEVEL_TRIGGERED(i))
    241  1.1      cgd 				printf("sio_intr_setup: %d LT!\n", i);
    242  1.1      cgd 			if (!INITIALLY_ENABLED(i))
    243  1.1      cgd 				printf("sio_intr_setup: %d not enabled!\n", i);
    244  1.3  mycroft 			sio_setirqstat(i, 1, IST_EDGE);
    245  1.1      cgd 			break;
    246  1.1      cgd 
    247  1.1      cgd 		default:
    248  1.1      cgd 			/*
    249  1.1      cgd 			 * Otherwise, disable the IRQ and set its
    250  1.1      cgd 			 * type to (effectively) "unknown."
    251  1.1      cgd 			 */
    252  1.1      cgd 			sio_setirqstat(i, INITIALLY_ENABLED(i),
    253  1.3  mycroft 			    INITIALLY_LEVEL_TRIGGERED(i) ? IST_LEVEL :
    254  1.3  mycroft 				IST_NONE);
    255  1.1      cgd 			break;
    256  1.1      cgd 		}
    257  1.1      cgd 	}
    258  1.1      cgd }
    259  1.1      cgd 
    260  1.4      cgd const char *
    261  1.4      cgd sio_intr_string(v, irq)
    262  1.4      cgd 	void *v;
    263  1.4      cgd 	int irq;
    264  1.4      cgd {
    265  1.4      cgd 	static char irqstr[8];		/* 4 + 2 + NULL + sanity */
    266  1.4      cgd 
    267  1.4      cgd 	if (irq == 0 || irq >= ICU_LEN || irq == 2)
    268  1.4      cgd 		panic("sio_intr_string: bogus IRQ 0x%x\n", irq);
    269  1.4      cgd 
    270  1.4      cgd 	sprintf(irqstr, "irq %d", irq);
    271  1.4      cgd 	return (irqstr);
    272  1.4      cgd }
    273  1.4      cgd 
    274  1.1      cgd void *
    275  1.4      cgd sio_intr_establish(v, irq, type, level, ih_fun, ih_arg)
    276  1.4      cgd 	void *v, *ih_arg;
    277  1.4      cgd         int irq;
    278  1.3  mycroft         int type;
    279  1.3  mycroft         int level;
    280  1.1      cgd         int (*ih_fun)(void *);
    281  1.1      cgd {
    282  1.1      cgd 	struct intrhand **p, *c, *ih;
    283  1.1      cgd 	extern int cold;
    284  1.1      cgd 
    285  1.1      cgd 	/* no point in sleeping unless someone can free memory. */
    286  1.1      cgd 	ih = malloc(sizeof *ih, M_DEVBUF, cold ? M_NOWAIT : M_WAITOK);
    287  1.1      cgd 	if (ih == NULL)
    288  1.1      cgd 		panic("sio_intr_establish: can't malloc handler info");
    289  1.1      cgd 
    290  1.3  mycroft 	if (irq > ICU_LEN || type == IST_NONE)
    291  1.1      cgd 		panic("sio_intr_establish: bogus irq or type");
    292  1.1      cgd 
    293  1.2      cgd 	switch (sio_intrsharetype[irq]) {
    294  1.3  mycroft 	case IST_EDGE:
    295  1.3  mycroft 	case IST_LEVEL:
    296  1.2      cgd 		if (type == sio_intrsharetype[irq])
    297  1.1      cgd 			break;
    298  1.3  mycroft 	case IST_PULSE:
    299  1.3  mycroft 		if (type != IST_NONE)
    300  1.4      cgd #if 0 /* XXX */
    301  1.1      cgd 			panic("intr_establish: can't share %s with %s",
    302  1.2      cgd 			    isa_intrsharetype_name(sio_intrsharetype[irq]),
    303  1.2      cgd 			    isa_intrsharetype_name(type));
    304  1.4      cgd #else /* XXX */
    305  1.4      cgd /* XXX */		panic("foo XXX");
    306  1.4      cgd #endif /* XXX */
    307  1.1      cgd 		break;
    308  1.1      cgd         }
    309  1.1      cgd 
    310  1.1      cgd 	/*
    311  1.1      cgd 	 * Figure out where to put the handler.
    312  1.1      cgd 	 * This is O(N^2), but we want to preserve the order, and N is
    313  1.1      cgd 	 * generally small.
    314  1.1      cgd 	 */
    315  1.1      cgd 	for (p = &sio_intrhand[irq]; (c = *p) != NULL; p = &c->ih_next)
    316  1.1      cgd 		;
    317  1.1      cgd 
    318  1.1      cgd 	/*
    319  1.1      cgd 	 * Poke the real handler in now.
    320  1.1      cgd 	 */
    321  1.1      cgd 	ih->ih_fun = ih_fun;
    322  1.1      cgd 	ih->ih_arg = ih_arg;
    323  1.1      cgd 	ih->ih_count = 0;
    324  1.1      cgd 	ih->ih_next = NULL;
    325  1.1      cgd 	ih->ih_level = 0;			/* XXX meaningless on alpha */
    326  1.1      cgd 	ih->ih_irq = irq;
    327  1.1      cgd 	*p = ih;
    328  1.1      cgd 
    329  1.1      cgd 	sio_setirqstat(irq, 1, type);
    330  1.1      cgd 
    331  1.1      cgd 	return ih;
    332  1.1      cgd }
    333  1.1      cgd 
    334  1.1      cgd void
    335  1.4      cgd sio_intr_disestablish(v, cookie)
    336  1.4      cgd 	void *v;
    337  1.4      cgd 	void *cookie;
    338  1.1      cgd {
    339  1.1      cgd 
    340  1.4      cgd 	printf("sio_intr_disestablish(%lx)\n", cookie);
    341  1.1      cgd 	/* XXX */
    342  1.1      cgd 
    343  1.1      cgd 	/* XXX NEVER ALLOW AN INITIALLY-ENABLED INTERRUPT TO BE DISABLED */
    344  1.1      cgd 	/* XXX NEVER ALLOW AN INITIALLY-LT INTERRUPT TO BECOME UNTYPED */
    345  1.1      cgd }
    346  1.1      cgd 
    347  1.1      cgd /*
    348  1.1      cgd  * caught a stray interrupt; notify if not too many seen already.
    349  1.1      cgd  */
    350  1.1      cgd void
    351  1.1      cgd sio_strayintr(irq)
    352  1.4      cgd 	int irq;
    353  1.1      cgd {
    354  1.1      cgd 
    355  1.1      cgd 	if (++sio_strayintrcnt[irq] <= STRAY_MAX)
    356  1.1      cgd 		log(LOG_ERR, "stray interrupt %d%s\n", irq,
    357  1.1      cgd 		    sio_strayintrcnt[irq] >= STRAY_MAX ?
    358  1.1      cgd 			"; stopped logging" : "");
    359  1.1      cgd }
    360  1.1      cgd 
    361  1.1      cgd void
    362  1.1      cgd sio_iointr(framep, vec)
    363  1.1      cgd 	void *framep;
    364  1.1      cgd 	int vec;
    365  1.1      cgd {
    366  1.1      cgd 	int irq, handled;
    367  1.1      cgd 	struct intrhand *ih;
    368  1.1      cgd 
    369  1.1      cgd 	irq = (vec - 0x800) >> 4;
    370  1.1      cgd #ifdef DIAGNOSTIC
    371  1.1      cgd 	if (irq > ICU_LEN || irq < 0)
    372  1.1      cgd 		panic("sio_iointr: irq out of range (%d)", irq);
    373  1.1      cgd #endif
    374  1.1      cgd 
    375  1.2      cgd #ifdef EVCNT_COUNTERS
    376  1.2      cgd 	sio_intr_evcnt.ev_count++;
    377  1.2      cgd #else
    378  1.2      cgd 	if (ICU_LEN != INTRCNT_ISA_IRQ_LEN)
    379  1.2      cgd 		panic("sio interrupt counter sizes inconsistent");
    380  1.2      cgd 	intrcnt[INTRCNT_ISA_IRQ + irq]++;
    381  1.2      cgd #endif
    382  1.2      cgd 
    383  1.1      cgd 	/*
    384  1.1      cgd 	 * We cdr down the intrhand chain, calling each handler with
    385  1.1      cgd 	 * its appropriate argument;
    386  1.1      cgd 	 *
    387  1.1      cgd 	 * The handler returns one of three values:
    388  1.1      cgd 	 *   0 - This interrupt wasn't for me.
    389  1.1      cgd 	 *   1 - This interrupt was for me.
    390  1.1      cgd 	 *  -1 - This interrupt might have been for me, but I don't know.
    391  1.1      cgd 	 * If there are no handlers, or they all return 0, we flags it as a
    392  1.1      cgd 	 * `stray' interrupt.  On a system with level-triggered interrupts,
    393  1.1      cgd 	 * we could terminate immediately when one of them returns 1; but
    394  1.1      cgd 	 * this is PC-ish!
    395  1.1      cgd 	 */
    396  1.1      cgd 	for (ih = sio_intrhand[irq], handled = 0; ih != NULL;
    397  1.1      cgd 	    ih = ih->ih_next) {
    398  1.1      cgd 		int rv;
    399  1.1      cgd 
    400  1.1      cgd 		rv = (*ih->ih_fun)(ih->ih_arg);
    401  1.1      cgd 
    402  1.1      cgd 		ih->ih_count++;
    403  1.1      cgd 		handled = handled || (rv != 0);
    404  1.1      cgd 	}
    405  1.1      cgd 
    406  1.1      cgd 	if (!handled)
    407  1.1      cgd 		sio_strayintr(irq);
    408  1.1      cgd 
    409  1.1      cgd 	/*
    410  1.1      cgd 	 * Some versions of the machines which use the SIO
    411  1.1      cgd 	 * (or is it some PALcode revisions on those machines?)
    412  1.1      cgd 	 * require the non-specific EOI to be fed to the PIC(s)
    413  1.1      cgd 	 * by the interrupt handler.
    414  1.1      cgd 	 */
    415  1.1      cgd 	if (irq > 7)
    416  1.4      cgd 		bus_io_write_1(sio_bc,
    417  1.4      cgd 		    sio_ioh_icu2, 0, 0x20 | (irq & 0x07));	/* XXX */
    418  1.4      cgd 	bus_io_write_1(sio_bc,
    419  1.4      cgd 	    sio_ioh_icu1, 0, 0x20 | (irq > 7 ? 2 : irq));	/* XXX */
    420  1.4      cgd }
    421  1.4      cgd 
    422  1.4      cgd void *
    423  1.4      cgd isa_intr_establish(v, irq, type, level, ih_fun, ih_arg)
    424  1.4      cgd         void *v, *ih_arg;
    425  1.4      cgd         int irq;
    426  1.4      cgd         int type;
    427  1.4      cgd         int level;
    428  1.4      cgd         int (*ih_fun)(void *);
    429  1.4      cgd {
    430  1.4      cgd 
    431  1.4      cgd 	sio_intr_establish(v, irq, type, level, ih_fun, ih_arg);
    432  1.1      cgd }
    433