tsc.c revision 1.23 1 1.23 jdc /* $NetBSD: tsc.c,v 1.23 2014/02/21 12:23:30 jdc Exp $ */
2 1.1 ross
3 1.1 ross /*-
4 1.1 ross * Copyright (c) 1999 by Ross Harvey. All rights reserved.
5 1.1 ross *
6 1.1 ross * Redistribution and use in source and binary forms, with or without
7 1.1 ross * modification, are permitted provided that the following conditions
8 1.1 ross * are met:
9 1.1 ross * 1. Redistributions of source code must retain the above copyright
10 1.1 ross * notice, this list of conditions and the following disclaimer.
11 1.1 ross * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 ross * notice, this list of conditions and the following disclaimer in the
13 1.1 ross * documentation and/or other materials provided with the distribution.
14 1.1 ross * 3. All advertising materials mentioning features or use of this software
15 1.1 ross * must display the following acknowledgement:
16 1.1 ross * This product includes software developed by Ross Harvey.
17 1.1 ross * 4. The name of Ross Harvey may not be used to endorse or promote products
18 1.1 ross * derived from this software without specific prior written permission.
19 1.1 ross *
20 1.1 ross * THIS SOFTWARE IS PROVIDED BY ROSS HARVEY ``AS IS'' AND ANY EXPRESS
21 1.1 ross * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
22 1.1 ross * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURP0SE
23 1.1 ross * ARE DISCLAIMED. IN NO EVENT SHALL ROSS HARVEY BE LIABLE FOR ANY
24 1.1 ross * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 1.1 ross * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 1.1 ross * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 1.1 ross * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 1.1 ross * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 1.1 ross * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 1.1 ross * SUCH DAMAGE.
31 1.1 ross *
32 1.1 ross */
33 1.1 ross
34 1.1 ross #include "opt_dec_6600.h"
35 1.1 ross
36 1.1 ross #include <sys/cdefs.h>
37 1.1 ross
38 1.23 jdc __KERNEL_RCSID(0, "$NetBSD: tsc.c,v 1.23 2014/02/21 12:23:30 jdc Exp $");
39 1.1 ross
40 1.1 ross #include <sys/param.h>
41 1.1 ross #include <sys/systm.h>
42 1.1 ross #include <sys/device.h>
43 1.1 ross #include <sys/malloc.h>
44 1.1 ross
45 1.1 ross #include <machine/autoconf.h>
46 1.1 ross #include <machine/rpb.h>
47 1.3 thorpej #include <machine/sysarch.h>
48 1.1 ross
49 1.1 ross #include <dev/isa/isareg.h>
50 1.1 ross #include <dev/isa/isavar.h>
51 1.1 ross #include <dev/pci/pcireg.h>
52 1.1 ross #include <dev/pci/pcivar.h>
53 1.1 ross #include <alpha/pci/tsreg.h>
54 1.1 ross #include <alpha/pci/tsvar.h>
55 1.1 ross
56 1.1 ross #ifdef DEC_6600
57 1.1 ross #include <alpha/pci/pci_6600.h>
58 1.1 ross #endif
59 1.1 ross
60 1.1 ross #define tsc() { Generate ctags(1) key. }
61 1.1 ross
62 1.17 jakllsch static int tscmatch(device_t, cfdata_t, void *);
63 1.17 jakllsch static void tscattach(device_t, device_t, void *);
64 1.1 ross
65 1.17 jakllsch CFATTACH_DECL_NEW(tsc, 0, tscmatch, tscattach, NULL, NULL);
66 1.1 ross
67 1.1 ross extern struct cfdriver tsc_cd;
68 1.1 ross
69 1.20 tsutsui struct tsp_config tsp_configuration[4];
70 1.1 ross
71 1.14 dsl static int tscprint(void *, const char *pnp);
72 1.1 ross
73 1.17 jakllsch static int tspmatch(device_t, cfdata_t, void *);
74 1.17 jakllsch static void tspattach(device_t, device_t, void *);
75 1.1 ross
76 1.17 jakllsch CFATTACH_DECL_NEW(tsp, 0, tspmatch, tspattach, NULL, NULL);
77 1.1 ross
78 1.1 ross extern struct cfdriver tsp_cd;
79 1.1 ross
80 1.14 dsl static int tsp_bus_get_window(int, int,
81 1.14 dsl struct alpha_bus_space_translation *);
82 1.3 thorpej
83 1.23 jdc static int tsciicprint(void *, const char *pnp);
84 1.23 jdc
85 1.23 jdc static int tsciicmatch(device_t, cfdata_t, void *);
86 1.23 jdc static void tsciicattach(device_t, device_t, void *);
87 1.23 jdc
88 1.23 jdc CFATTACH_DECL_NEW(tsciic, sizeof(struct tsciic_softc), tsciicmatch,
89 1.23 jdc tsciicattach, NULL, NULL);
90 1.23 jdc
91 1.23 jdc extern struct cfdriver tsciic_cd;
92 1.23 jdc
93 1.1 ross /* There can be only one */
94 1.3 thorpej static int tscfound;
95 1.1 ross
96 1.3 thorpej /* Which hose is the display console connected to? */
97 1.3 thorpej int tsp_console_hose;
98 1.1 ross
99 1.17 jakllsch static int
100 1.17 jakllsch tscmatch(device_t parent, cfdata_t match, void *aux)
101 1.1 ross {
102 1.1 ross struct mainbus_attach_args *ma = aux;
103 1.1 ross
104 1.20 tsutsui switch (cputype) {
105 1.20 tsutsui case ST_DEC_6600:
106 1.20 tsutsui case ST_DEC_TITAN:
107 1.20 tsutsui return strcmp(ma->ma_name, tsc_cd.cd_name) == 0 && !tscfound;
108 1.20 tsutsui default:
109 1.20 tsutsui return 0;
110 1.20 tsutsui }
111 1.1 ross }
112 1.1 ross
113 1.17 jakllsch static void
114 1.17 jakllsch tscattach(device_t parent, device_t self, void * aux)
115 1.1 ross {
116 1.1 ross int i;
117 1.1 ross int nbus;
118 1.17 jakllsch uint64_t csc, aar;
119 1.1 ross struct tsp_attach_args tsp;
120 1.23 jdc struct tsciic_attach_args tsciic;
121 1.1 ross struct mainbus_attach_args *ma = aux;
122 1.20 tsutsui int titan = cputype == ST_DEC_TITAN;
123 1.1 ross
124 1.1 ross tscfound = 1;
125 1.1 ross
126 1.1 ross csc = LDQP(TS_C_CSC);
127 1.1 ross
128 1.1 ross nbus = 1 + (CSC_BC(csc) >= 2);
129 1.20 tsutsui printf(": 2127%c Core Logic Chipset, Cchip rev %d\n"
130 1.1 ross "%s%d: %c Dchips, %d memory bus%s of %d bytes\n",
131 1.20 tsutsui titan ? '4' : '2', (int)MISC_REV(LDQP(TS_C_MISC)),
132 1.1 ross ma->ma_name, ma->ma_slot, "2448"[CSC_BC(csc)],
133 1.1 ross nbus, nbus > 1 ? "es" : "", 16 + 16 * ((csc & CSC_AW) != 0));
134 1.1 ross printf("%s%d: arrays present: ", ma->ma_name, ma->ma_slot);
135 1.22 tsutsui for (i = 0; i < 4; ++i) {
136 1.1 ross aar = LDQP(TS_C_AAR0 + i * TS_STEP);
137 1.1 ross printf("%s%dMB%s", i ? ", " : "", (8 << AAR_ASIZ(aar)) & ~0xf,
138 1.1 ross aar & AAR_SPLIT ? " (split)" : "");
139 1.1 ross }
140 1.1 ross printf(", Dchip 0 rev %d\n", (int)LDQP(TS_D_DREV) & 0xf);
141 1.1 ross
142 1.6 thorpej memset(&tsp, 0, sizeof tsp);
143 1.1 ross tsp.tsp_name = "tsp";
144 1.22 tsutsui tsp.tsp_slot = 0;
145 1.22 tsutsui
146 1.20 tsutsui config_found(self, &tsp, tscprint);
147 1.20 tsutsui if (titan) {
148 1.20 tsutsui tsp.tsp_slot += 2;
149 1.20 tsutsui config_found(self, &tsp, tscprint);
150 1.20 tsutsui }
151 1.1 ross
152 1.20 tsutsui if (csc & CSC_P1P) {
153 1.20 tsutsui tsp.tsp_slot = 1;
154 1.1 ross config_found(self, &tsp, tscprint);
155 1.20 tsutsui if (titan) {
156 1.20 tsutsui tsp.tsp_slot += 2;
157 1.20 tsutsui config_found(self, &tsp, tscprint);
158 1.20 tsutsui }
159 1.1 ross }
160 1.23 jdc
161 1.23 jdc memset(&tsciic, 0, sizeof tsciic);
162 1.23 jdc tsciic.tsciic_name = "tsciic";
163 1.23 jdc
164 1.23 jdc config_found(self, &tsciic, tsciicprint);
165 1.1 ross }
166 1.1 ross
167 1.1 ross static int
168 1.15 dsl tscprint(void *aux, const char *p)
169 1.1 ross {
170 1.21 tsutsui struct tsp_attach_args *tsp = aux;
171 1.1 ross
172 1.22 tsutsui if (p)
173 1.10 thorpej aprint_normal("%s%d at %s", tsp->tsp_name, tsp->tsp_slot, p);
174 1.1 ross return UNCONF;
175 1.1 ross }
176 1.1 ross
177 1.23 jdc static int
178 1.23 jdc tsciicprint(void *aux, const char *p)
179 1.23 jdc {
180 1.23 jdc struct tsciic_attach_args *tsciic = aux;
181 1.23 jdc
182 1.23 jdc if (p)
183 1.23 jdc aprint_normal("%s at %s\n", tsciic->tsciic_name, p);
184 1.23 jdc else
185 1.23 jdc aprint_normal("\n");
186 1.23 jdc return UNCONF;
187 1.23 jdc }
188 1.23 jdc
189 1.1 ross #define tsp() { Generate ctags(1) key. }
190 1.1 ross
191 1.17 jakllsch static int
192 1.17 jakllsch tspmatch(device_t parent, cfdata_t match, void *aux)
193 1.1 ross {
194 1.1 ross struct tsp_attach_args *t = aux;
195 1.1 ross
196 1.20 tsutsui switch (cputype) {
197 1.20 tsutsui case ST_DEC_6600:
198 1.20 tsutsui case ST_DEC_TITAN:
199 1.20 tsutsui return strcmp(t->tsp_name, tsp_cd.cd_name) == 0;
200 1.20 tsutsui default:
201 1.20 tsutsui return 0;
202 1.20 tsutsui }
203 1.1 ross }
204 1.1 ross
205 1.17 jakllsch static void
206 1.17 jakllsch tspattach(device_t parent, device_t self, void *aux)
207 1.1 ross {
208 1.1 ross struct pcibus_attach_args pba;
209 1.1 ross struct tsp_attach_args *t = aux;
210 1.1 ross struct tsp_config *pcp;
211 1.1 ross
212 1.1 ross printf("\n");
213 1.1 ross pcp = tsp_init(1, t->tsp_slot);
214 1.5 thorpej
215 1.1 ross tsp_dma_init(pcp);
216 1.22 tsutsui
217 1.5 thorpej /*
218 1.5 thorpej * Do PCI memory initialization that needs to be deferred until
219 1.5 thorpej * malloc is safe. On the Tsunami, we need to do this after
220 1.5 thorpej * DMA is initialized, as well.
221 1.5 thorpej */
222 1.5 thorpej tsp_bus_mem_init2(&pcp->pc_memt, pcp);
223 1.5 thorpej
224 1.1 ross pci_6600_pickintr(pcp);
225 1.5 thorpej
226 1.1 ross pba.pba_iot = &pcp->pc_iot;
227 1.1 ross pba.pba_memt = &pcp->pc_memt;
228 1.1 ross pba.pba_dmat =
229 1.1 ross alphabus_dma_get_tag(&pcp->pc_dmat_direct, ALPHA_BUS_PCI);
230 1.11 fvdl pba.pba_dmat64 = NULL;
231 1.1 ross pba.pba_pc = &pcp->pc_pc;
232 1.1 ross pba.pba_bus = 0;
233 1.7 thorpej pba.pba_bridgetag = NULL;
234 1.19 dyoung pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY |
235 1.2 thorpej PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY | PCI_FLAGS_MWI_OKAY;
236 1.12 drochner config_found_ia(self, "pcibus", &pba, pcibusprint);
237 1.1 ross }
238 1.1 ross
239 1.1 ross struct tsp_config *
240 1.16 dsl tsp_init(int mallocsafe, int n)
241 1.16 dsl /* n: Pchip number */
242 1.1 ross {
243 1.1 ross struct tsp_config *pcp;
244 1.20 tsutsui int titan = cputype == ST_DEC_TITAN;
245 1.1 ross
246 1.20 tsutsui KASSERT(n >= 0 && n < __arraycount(tsp_configuration));
247 1.1 ross pcp = &tsp_configuration[n];
248 1.1 ross pcp->pc_pslot = n;
249 1.1 ross pcp->pc_iobase = TS_Pn(n, 0);
250 1.20 tsutsui pcp->pc_csr = S_PAGE(TS_Pn(n & 1, P_CSRBASE));
251 1.20 tsutsui if (n & 2) {
252 1.20 tsutsui /* `A' port of PA Chip */
253 1.20 tsutsui pcp->pc_csr++;
254 1.20 tsutsui }
255 1.20 tsutsui if (titan) {
256 1.20 tsutsui /* same address on G and A ports */
257 1.20 tsutsui pcp->pc_tlbia = &pcp->pc_csr->port.g.tsp_tlbia.tsg_r;
258 1.20 tsutsui } else {
259 1.20 tsutsui pcp->pc_tlbia = &pcp->pc_csr->port.p.tsp_tlbia.tsg_r;
260 1.20 tsutsui }
261 1.20 tsutsui
262 1.1 ross if (!pcp->pc_initted) {
263 1.1 ross tsp_bus_io_init(&pcp->pc_iot, pcp);
264 1.1 ross tsp_bus_mem_init(&pcp->pc_memt, pcp);
265 1.3 thorpej
266 1.3 thorpej alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_IO] = 1;
267 1.3 thorpej alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_MEM] = 1;
268 1.3 thorpej
269 1.3 thorpej alpha_bus_get_window = tsp_bus_get_window;
270 1.1 ross }
271 1.1 ross pcp->pc_mallocsafe = mallocsafe;
272 1.1 ross tsp_pci_init(&pcp->pc_pc, pcp);
273 1.1 ross pcp->pc_initted = 1;
274 1.1 ross return pcp;
275 1.1 ross }
276 1.1 ross
277 1.1 ross static int
278 1.17 jakllsch tsp_bus_get_window(int type, int window,
279 1.17 jakllsch struct alpha_bus_space_translation *abst)
280 1.3 thorpej {
281 1.3 thorpej struct tsp_config *tsp = &tsp_configuration[tsp_console_hose];
282 1.3 thorpej bus_space_tag_t st;
283 1.4 thorpej int error;
284 1.3 thorpej
285 1.3 thorpej switch (type) {
286 1.3 thorpej case ALPHA_BUS_TYPE_PCI_IO:
287 1.3 thorpej st = &tsp->pc_iot;
288 1.3 thorpej break;
289 1.3 thorpej
290 1.3 thorpej case ALPHA_BUS_TYPE_PCI_MEM:
291 1.3 thorpej st = &tsp->pc_memt;
292 1.3 thorpej break;
293 1.3 thorpej
294 1.3 thorpej default:
295 1.3 thorpej panic("tsp_bus_get_window");
296 1.3 thorpej }
297 1.3 thorpej
298 1.4 thorpej error = alpha_bus_space_get_window(st, window, abst);
299 1.4 thorpej if (error)
300 1.22 tsutsui return error;
301 1.4 thorpej
302 1.4 thorpej abst->abst_sys_start = TS_PHYSADDR(abst->abst_sys_start);
303 1.4 thorpej abst->abst_sys_end = TS_PHYSADDR(abst->abst_sys_end);
304 1.4 thorpej
305 1.22 tsutsui return 0;
306 1.1 ross }
307 1.18 hans
308 1.23 jdc #define tsciic() { Generate ctags(1) key. }
309 1.23 jdc
310 1.23 jdc static int
311 1.23 jdc tsciicmatch(device_t parent, cfdata_t match, void *aux)
312 1.23 jdc {
313 1.23 jdc struct tsciic_attach_args *t = aux;
314 1.23 jdc
315 1.23 jdc switch (cputype) {
316 1.23 jdc case ST_DEC_6600:
317 1.23 jdc case ST_DEC_TITAN:
318 1.23 jdc return strcmp(t->tsciic_name, tsciic_cd.cd_name) == 0;
319 1.23 jdc default:
320 1.23 jdc return 0;
321 1.23 jdc }
322 1.23 jdc }
323 1.23 jdc
324 1.23 jdc static void
325 1.23 jdc tsciicattach(device_t parent, device_t self, void *aux)
326 1.23 jdc {
327 1.23 jdc tsciic_init(self);
328 1.23 jdc }
329 1.23 jdc
330 1.18 hans void
331 1.18 hans tsc_print_dir(unsigned int indent, unsigned long dir)
332 1.18 hans {
333 1.18 hans char buf[60];
334 1.18 hans
335 1.18 hans snprintb(buf, 60,
336 1.18 hans "\177\20"
337 1.18 hans "b\77Internal Cchip asynchronous error\0"
338 1.18 hans "b\76Pchip 0 error\0"
339 1.18 hans "b\75Pchip 1 error\0"
340 1.18 hans "b\74Pchip 2 error\0"
341 1.18 hans "b\73Pchip 3 error\0",
342 1.18 hans dir);
343 1.18 hans IPRINTF(indent, "DIR = %s\n", buf);
344 1.18 hans }
345 1.18 hans
346 1.18 hans void
347 1.18 hans tsc_print_misc(unsigned int indent, unsigned long misc)
348 1.18 hans {
349 1.18 hans unsigned long tmp = MISC_NXM_SRC(misc);
350 1.18 hans
351 1.18 hans if (!MISC_NXM(misc))
352 1.18 hans return;
353 1.18 hans
354 1.18 hans IPRINTF(indent, "NXM address detected\n");
355 1.18 hans IPRINTF(indent, "NXM source = %s %lu\n",
356 1.18 hans tmp <= 3 ? "CPU" : "Pchip", tmp <= 3 ? tmp : tmp - 4);
357 1.18 hans }
358