tsreg.h revision 1.3 1 1.3 toshii /* $NetBSD: tsreg.h,v 1.3 2001/07/05 08:38:24 toshii Exp $ */
2 1.1 ross
3 1.1 ross /*-
4 1.1 ross * Copyright (c) 1999 by Ross Harvey. All rights reserved.
5 1.1 ross *
6 1.1 ross * Redistribution and use in source and binary forms, with or without
7 1.1 ross * modification, are permitted provided that the following conditions
8 1.1 ross * are met:
9 1.1 ross * 1. Redistributions of source code must retain the above copyright
10 1.1 ross * notice, this list of conditions and the following disclaimer.
11 1.1 ross * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 ross * notice, this list of conditions and the following disclaimer in the
13 1.1 ross * documentation and/or other materials provided with the distribution.
14 1.1 ross * 3. All advertising materials mentioning features or use of this software
15 1.1 ross * must display the following acknowledgement:
16 1.1 ross * This product includes software developed by Ross Harvey.
17 1.1 ross * 4. The name of Ross Harvey may not be used to endorse or promote products
18 1.1 ross * derived from this software without specific prior written permission.
19 1.1 ross *
20 1.1 ross * THIS SOFTWARE IS PROVIDED BY ROSS HARVEY ``AS IS'' AND ANY EXPRESS
21 1.1 ross * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
22 1.1 ross * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURP0SE
23 1.1 ross * ARE DISCLAIMED. IN NO EVENT SHALL ROSS HARVEY BE LIABLE FOR ANY
24 1.1 ross * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 1.1 ross * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 1.1 ross * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 1.1 ross * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 1.1 ross * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 1.1 ross * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 1.1 ross * SUCH DAMAGE.
31 1.1 ross *
32 1.1 ross */
33 1.1 ross
34 1.1 ross /*
35 1.1 ross * 21272 Core Logic registers and constants.
36 1.1 ross */
37 1.1 ross
38 1.1 ross #define tsreg() { Generate ctags(1) key. }
39 1.1 ross
40 1.1 ross /*
41 1.1 ross * Superpage pointer from physical address.
42 1.1 ross */
43 1.1 ross #define S_PAGE(phys) ((void *)ALPHA_PHYS_TO_K0SEG(phys))
44 1.1 ross
45 1.1 ross /*
46 1.1 ross * {LD,ST}QP: LoaD and STore Quad Physical
47 1.1 ross */
48 1.1 ross #define LDQP(a) (*(volatile long *)ALPHA_PHYS_TO_K0SEG(a))
49 1.1 ross #define STQP(a) LDQP(a)
50 1.1 ross
51 1.1 ross /*
52 1.1 ross * Define extraction functions for bit fields via length and left,right bitno
53 1.1 ross */
54 1.1 ross #define TSFIELD(r,offs,len) (((r) >> (offs)) & (~0UL >> (64 - (len))))
55 1.1 ross #define TSFIELDBB(r,lb,rb) TSFIELD((r), (rb), (lb) - (rb) + 1)
56 1.1 ross
57 1.1 ross /*
58 1.1 ross * EV6 has a new superpage which can pass through 44 address bits. (Umm, a
59 1.1 ross * superduperpage?) But, the firmware doesn't turn it on, so we use the old
60 1.1 ross * one and let the HW sign extend va/pa<40> to get us the pa<43> that makes
61 1.1 ross * the needed I/O space access. This is just as well; it means we don't have
62 1.1 ross * to worry about which GENERIC code might get called on other CPU models.
63 1.1 ross *
64 1.1 ross * E.g., we want this: 0x0801##a000##0000
65 1.1 ross * We use this: 0x0101##a000##0000
66 1.1 ross * ...mix in the old SP: 0xffff##fc00##0000##0000
67 1.1 ross * ...after PA sign ext: 0xffff##ff00##a000##0000
68 1.1 ross * (PA<42:41> ignored)
69 1.1 ross */
70 1.2 thorpej
71 1.2 thorpej /*
72 1.2 thorpej * This hack allows us to map the I/O address space without using
73 1.3 toshii * the KSEG sign extension hack.
74 1.2 thorpej */
75 1.2 thorpej #define TS_PHYSADDR(x) \
76 1.2 thorpej (((x) & ~0x0100##0000##0000) | 0x0800##0000##0000)
77 1.1 ross
78 1.1 ross /*
79 1.1 ross * Cchip CSR Map
80 1.1 ross */
81 1.1 ross
82 1.1 ross #define TS_C_CSC 0x101##a000##0000UL /* Cchip System Configuration */
83 1.1 ross
84 1.1 ross # define CSC_P1P (1L << 14)
85 1.1 ross # define CSC_BC(r) TSFIELD((r), 0, 2)
86 1.1 ross # define CSC_AW (1L << 8)
87 1.1 ross
88 1.1 ross #define TS_C_MTR 0x101##a000##0040UL
89 1.1 ross
90 1.1 ross #define TS_C_MISC 0x101##a000##0080UL /* Miscellaneous Register */
91 1.1 ross
92 1.1 ross # define MISC_REV(r) TSFIELD((r), 39, 8)
93 1.1 ross
94 1.1 ross #define TS_C_MPD 0x101##a000##00c0UL
95 1.1 ross
96 1.1 ross #define TS_C_AAR0 0x101##a000##0100UL
97 1.1 ross #define TS_C_AAR1 0x101##a000##0140UL
98 1.1 ross #define TS_C_AAR2 0x101##a000##0180UL
99 1.1 ross #define TS_C_AAR3 0x101##a000##01c0UL
100 1.1 ross
101 1.1 ross # define AAR_ASIZ(r) TSFIELD((r), 12, 4)
102 1.1 ross # define AAR_SPLIT (1L << 8)
103 1.1 ross
104 1.1 ross #define TS_C_DIM0 0x101##a000##0200UL
105 1.1 ross #define TS_C_DIM1 0x101##a000##0240UL
106 1.1 ross #define TS_C_DIR0 0x101##a000##0280UL
107 1.1 ross #define TS_C_DIR1 0x101##a000##02c0UL
108 1.1 ross #define TS_C_DRIR 0x101##a000##0300UL
109 1.1 ross #define TS_C_PRBEN 0x101##a000##0340UL
110 1.1 ross #define TS_C_IIC0 0x101##a000##0380UL
111 1.1 ross #define TS_C_IIC1 0x101##a000##03c0UL
112 1.1 ross #define TS_C_MPR0 0x101##a000##0400UL
113 1.1 ross #define TS_C_MPR1 0x101##a000##0440UL
114 1.1 ross #define TS_C_MPR2 0x101##a000##0480UL
115 1.1 ross #define TS_C_MPR3 0x101##a000##04c0UL
116 1.1 ross #define TS_C_MCTL 0x101##a000##0500UL
117 1.1 ross
118 1.1 ross #define TS_C_TTR 0x101##a000##0580UL
119 1.1 ross #define TS_C_TDR 0x101##a000##05c0UL
120 1.1 ross
121 1.1 ross /*
122 1.1 ross * Dchip CSR Map
123 1.1 ross */
124 1.1 ross
125 1.1 ross #define TS_D_DSC 0x101##b000##0800UL
126 1.1 ross #define TS_D_STR 0x101##b000##0840UL
127 1.1 ross #define TS_D_DREV 0x101##b000##0880UL
128 1.1 ross #define TS_D_DSC2 0x101##b000##08c0UL
129 1.1 ross
130 1.1 ross /*
131 1.1 ross * Pchip CSR Offsets
132 1.1 ross */
133 1.1 ross
134 1.1 ross #define P_WSBA0 0x0000
135 1.1 ross #define P_WSBA1 0x0040
136 1.1 ross #define P_WSBA2 0x0080
137 1.1 ross #define P_WSBA3 0x00c0
138 1.1 ross
139 1.1 ross # define WSBA_ADDR(r) (TSFIELDBB((r), 31, 20) << 20)
140 1.1 ross # define WSBA_SG 2
141 1.1 ross # define WSBA_ENA 1
142 1.1 ross
143 1.1 ross #define P_WSM0 0x0100
144 1.1 ross #define P_WSM1 0x0140
145 1.1 ross #define P_WSM2 0x0180
146 1.1 ross #define P_WSM3 0x01c0
147 1.1 ross
148 1.1 ross # define WSM_AM(r) TSFIELDBB((r), 31, 20)
149 1.1 ross # define WSM_LEN(r) ((WSM_AM(r) + 1) << 20)
150 1.1 ross
151 1.1 ross #define P_TBA0 0x0200
152 1.1 ross #define P_TBA1 0x0240
153 1.1 ross #define P_TBA2 0x0280
154 1.1 ross #define P_TBA3 0x02c0
155 1.1 ross
156 1.1 ross #define P_PCTL 0x0300
157 1.1 ross #define P_PLAT 0x0340
158 1.1 ross /* reserved 0x0380 */
159 1.1 ross #define P_PERROR 0x03c0
160 1.1 ross
161 1.1 ross #define P_PERRMASK 0x0400
162 1.1 ross #define P_PERRSET 0x0440
163 1.1 ross #define P_TLBIV 0x0480
164 1.1 ross #define P_TLBIA 0x04c0
165 1.1 ross
166 1.1 ross #define P_PMONCTL 0x0500
167 1.1 ross #define P_PMONCNT 0x0540
168 1.1 ross
169 1.1 ross #define P_SPRST 0x0800
170 1.1 ross
171 1.1 ross #define TS_STEP 0x40
172 1.1 ross
173 1.1 ross /*
174 1.1 ross * Pchip I/O offsets
175 1.1 ross */
176 1.1 ross
177 1.1 ross #define P_CSRBASE 0x001##8000##0000UL
178 1.1 ross #define P_PCI_MEM 0
179 1.1 ross #define P_PCI_IO 0x001##fc00##0000UL
180 1.1 ross #define P_PCI_CONFIG 0x001##fe00##0000UL
181 1.1 ross
182 1.1 ross /*
183 1.1 ross * Construct EV6 I/O Space Address for Pchip 0 and Pchip 1.
184 1.1 ross */
185 1.1 ross
186 1.1 ross #define TS_P0(offs) (0x100##0000##0000UL + (offs))
187 1.1 ross #define TS_P1(offs) (0x102##0000##0000UL + (offs))
188 1.1 ross #define TS_Pn(n, offs) (0x100##0000##0000UL + 0x2##0000##0000UL * (n) + (offs))
189 1.1 ross
190 1.1 ross /*
191 1.1 ross * Tsunami Generic Register Type
192 1.1 ross */
193 1.1 ross typedef struct _ts_gr {
194 1.1 ross volatile u_int64_t tsg_r;
195 1.1 ross long tsg_deadspace[7];
196 1.1 ross } TS_GR;
197 1.1 ross
198 1.1 ross /*
199 1.1 ross * Tsunami Pchip
200 1.1 ross */
201 1.1 ross struct ts_pchip {
202 1.1 ross TS_GR tsp_wsba[4]; /* Window Space Base Address */
203 1.1 ross
204 1.1 ross TS_GR tsp_wsm[4]; /* Window Space Mask */
205 1.1 ross
206 1.1 ross TS_GR tsp_tba[4]; /* Translated Base Address */
207 1.1 ross
208 1.1 ross TS_GR tsp_pctl; /* Pchip Control */
209 1.1 ross TS_GR tsp_plat; /* Pchip Latency */
210 1.1 ross TS_GR tsp_resA;
211 1.1 ross TS_GR tsp_error; /* Pchip Error */
212 1.1 ross
213 1.1 ross TS_GR tsp_perrmask; /* Pchip Error Mask */
214 1.1 ross TS_GR tsp_perrset; /* Pchip Error Set */
215 1.1 ross TS_GR tsp_tlbiv; /* Translation Buffer Invalidate Virtual */
216 1.1 ross TS_GR tsp_tlbia; /* Translation Buffer Invalidate All */
217 1.1 ross
218 1.1 ross TS_GR tsp_pmonctl; /* PChip Monitor Control */
219 1.1 ross TS_GR tsp_pmoncnt; /* PChip Monitor Counters */
220 1.1 ross TS_GR tsp_resB;
221 1.1 ross TS_GR tsp_resC;
222 1.1 ross
223 1.1 ross TS_GR tsp_resD_K[8];
224 1.1 ross
225 1.1 ross TS_GR tsp_sprts; /* ??? */
226 1.1 ross };
227