Home | History | Annotate | Line # | Download | only in tc
ioasic.c revision 1.10
      1  1.10       cgd /*	$NetBSD: ioasic.c,v 1.10 1996/12/05 01:39:41 cgd Exp $	*/
      2   1.1       cgd 
      3   1.1       cgd /*
      4   1.4       cgd  * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
      5   1.1       cgd  * All rights reserved.
      6   1.1       cgd  *
      7   1.1       cgd  * Author: Keith Bostic, Chris G. Demetriou
      8   1.1       cgd  *
      9   1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10   1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11   1.1       cgd  * notice and this permission notice appear in all copies of the
     12   1.1       cgd  * software, derivative works or modified versions, and any portions
     13   1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14   1.1       cgd  *
     15   1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16   1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17   1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18   1.1       cgd  *
     19   1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20   1.1       cgd  *
     21   1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22   1.1       cgd  *  School of Computer Science
     23   1.1       cgd  *  Carnegie Mellon University
     24   1.1       cgd  *  Pittsburgh PA 15213-3890
     25   1.1       cgd  *
     26   1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27   1.1       cgd  * rights to redistribute these changes.
     28   1.1       cgd  */
     29   1.1       cgd 
     30   1.1       cgd #include <sys/param.h>
     31   1.1       cgd #include <sys/kernel.h>
     32   1.1       cgd #include <sys/systm.h>
     33   1.1       cgd #include <sys/device.h>
     34   1.1       cgd 
     35   1.1       cgd #include <machine/autoconf.h>
     36   1.1       cgd #include <machine/pte.h>
     37   1.1       cgd #include <machine/rpb.h>
     38   1.5       cgd #ifndef EVCNT_COUNTERS
     39   1.5       cgd #include <machine/intrcnt.h>
     40   1.5       cgd #endif
     41   1.1       cgd 
     42   1.1       cgd #include <dev/tc/tcvar.h>
     43   1.1       cgd #include <alpha/tc/ioasicreg.h>
     44   1.1       cgd #include <dev/tc/ioasicvar.h>
     45   1.1       cgd 
     46   1.1       cgd struct ioasic_softc {
     47   1.1       cgd 	struct	device sc_dv;
     48   1.1       cgd 
     49   1.1       cgd 	tc_addr_t sc_base;
     50   1.1       cgd 	void	*sc_cookie;
     51   1.1       cgd };
     52   1.1       cgd 
     53   1.1       cgd /* Definition of the driver for autoconfig. */
     54  1.10       cgd #ifdef __BROKEN_INDIRECT_CONFIG
     55   1.1       cgd int	ioasicmatch __P((struct device *, void *, void *));
     56  1.10       cgd #else
     57  1.10       cgd int	ioasicmatch __P((struct device *, struct cfdata *, void *));
     58  1.10       cgd #endif
     59   1.1       cgd void	ioasicattach __P((struct device *, struct device *, void *));
     60   1.7       cgd int     ioasicprint(void *, const char *);
     61   1.2   thorpej 
     62   1.2   thorpej struct cfattach ioasic_ca = {
     63   1.3       cgd 	sizeof(struct ioasic_softc), ioasicmatch, ioasicattach,
     64   1.2   thorpej };
     65   1.2   thorpej 
     66   1.2   thorpej struct cfdriver ioasic_cd = {
     67   1.3       cgd 	NULL, "ioasic", DV_DULL,
     68   1.2   thorpej };
     69   1.1       cgd 
     70   1.1       cgd int	ioasic_intr __P((void *));
     71   1.1       cgd int	ioasic_intrnull __P((void *));
     72   1.1       cgd 
     73   1.1       cgd #define	C(x)	((void *)(x))
     74   1.1       cgd 
     75   1.1       cgd #define	IOASIC_DEV_LANCE	0
     76   1.1       cgd #define	IOASIC_DEV_SCC0		1
     77   1.1       cgd #define	IOASIC_DEV_SCC1		2
     78   1.1       cgd #define	IOASIC_DEV_ISDN		3
     79   1.1       cgd 
     80   1.1       cgd #define	IOASIC_DEV_BOGUS	-1
     81   1.1       cgd 
     82   1.1       cgd #define	IOASIC_NCOOKIES		4
     83   1.1       cgd 
     84   1.1       cgd struct ioasic_dev {
     85   1.1       cgd 	char		*iad_modname;
     86   1.1       cgd 	tc_offset_t	iad_offset;
     87   1.1       cgd 	void		*iad_cookie;
     88   1.1       cgd 	u_int32_t	iad_intrbits;
     89   1.1       cgd } ioasic_devs[] = {
     90   1.3       cgd 	/* XXX lance name */
     91   1.3       cgd 	{ "lance",    0x000c0000, C(IOASIC_DEV_LANCE), IOASIC_INTR_LANCE, },
     92   1.1       cgd 	{ "z8530   ", 0x00100000, C(IOASIC_DEV_SCC0),  IOASIC_INTR_SCC_0, },
     93   1.1       cgd 	{ "z8530   ", 0x00180000, C(IOASIC_DEV_SCC1),  IOASIC_INTR_SCC_1, },
     94   1.1       cgd 	{ "TOY_RTC ", 0x00200000, C(IOASIC_DEV_BOGUS), 0,                 },
     95   1.1       cgd 	{ "AMD79c30", 0x00240000, C(IOASIC_DEV_ISDN),  IOASIC_INTR_ISDN,  },
     96   1.1       cgd };
     97   1.1       cgd int ioasic_ndevs = sizeof(ioasic_devs) / sizeof(ioasic_devs[0]);
     98   1.1       cgd 
     99   1.1       cgd struct ioasicintr {
    100   1.1       cgd 	int	(*iai_func) __P((void *));
    101   1.1       cgd 	void	*iai_arg;
    102   1.1       cgd } ioasicintrs[IOASIC_NCOOKIES];
    103   1.1       cgd 
    104   1.1       cgd tc_addr_t ioasic_base;		/* XXX XXX XXX */
    105   1.1       cgd 
    106   1.1       cgd /* There can be only one. */
    107   1.1       cgd int ioasicfound;
    108   1.1       cgd 
    109   1.1       cgd extern int cputype;
    110   1.1       cgd 
    111   1.1       cgd int
    112   1.1       cgd ioasicmatch(parent, cfdata, aux)
    113   1.1       cgd 	struct device *parent;
    114  1.10       cgd #ifdef __BROKEN_INDIRECT_CONFIG
    115   1.1       cgd 	void *cfdata;
    116  1.10       cgd #else
    117  1.10       cgd 	struct cfdata *cfdata;
    118  1.10       cgd #endif
    119   1.1       cgd 	void *aux;
    120   1.1       cgd {
    121   1.3       cgd 	struct tc_attach_args *ta = aux;
    122   1.1       cgd 
    123   1.1       cgd 	/* Make sure that we're looking for this type of device. */
    124   1.3       cgd 	if (strncmp("FLAMG-IO", ta->ta_modname, TC_ROM_LLEN))
    125   1.1       cgd 		return (0);
    126   1.1       cgd 
    127   1.1       cgd 	/* Check that it can actually exist. */
    128   1.1       cgd 	if ((cputype != ST_DEC_3000_500) && (cputype != ST_DEC_3000_300))
    129   1.1       cgd 		panic("ioasicmatch: how did we get here?");
    130   1.1       cgd 
    131   1.1       cgd 	if (ioasicfound)
    132   1.1       cgd 		return (0);
    133   1.1       cgd 
    134   1.1       cgd 	return (1);
    135   1.1       cgd }
    136   1.1       cgd 
    137   1.1       cgd void
    138   1.1       cgd ioasicattach(parent, self, aux)
    139   1.1       cgd 	struct device *parent, *self;
    140   1.1       cgd 	void *aux;
    141   1.1       cgd {
    142   1.1       cgd 	struct ioasic_softc *sc = (struct ioasic_softc *)self;
    143   1.3       cgd 	struct tc_attach_args *ta = aux;
    144   1.1       cgd 	struct ioasicdev_attach_args ioasicdev;
    145   1.1       cgd 	u_long i;
    146   1.1       cgd 
    147   1.1       cgd 	ioasicfound = 1;
    148   1.1       cgd 
    149   1.3       cgd 	sc->sc_base = ta->ta_addr;
    150   1.1       cgd 	ioasic_base = sc->sc_base;			/* XXX XXX XXX */
    151   1.3       cgd 	sc->sc_cookie = ta->ta_cookie;
    152   1.1       cgd 
    153   1.1       cgd #ifdef DEC_3000_300
    154   1.1       cgd 	if (cputype == ST_DEC_3000_300) {
    155   1.1       cgd 		*(volatile u_int *)IOASIC_REG_CSR(sc->sc_base) |=
    156   1.1       cgd 		    IOASIC_CSR_FASTMODE;
    157   1.1       cgd 		tc_mb();
    158   1.9  christos 		printf(": slow mode\n");
    159   1.1       cgd 	} else
    160   1.1       cgd #endif
    161   1.9  christos 		printf(": fast mode\n");
    162   1.1       cgd 
    163   1.1       cgd 	/*
    164   1.1       cgd 	 * Turn off all device interrupt bits.
    165   1.1       cgd 	 * (This does _not_ include 3000/300 TC option slot bits.
    166   1.1       cgd 	 */
    167   1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    168   1.1       cgd 		*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) &=
    169   1.1       cgd 			~ioasic_devs[i].iad_intrbits;
    170   1.1       cgd 	tc_mb();
    171   1.1       cgd 
    172   1.1       cgd 	/*
    173   1.1       cgd 	 * Set up interrupt handlers.
    174   1.1       cgd 	 */
    175   1.1       cgd 	for (i = 0; i < IOASIC_NCOOKIES; i++) {
    176   1.1       cgd 		ioasicintrs[i].iai_func = ioasic_intrnull;
    177   1.1       cgd 		ioasicintrs[i].iai_arg = (void *)i;
    178   1.1       cgd 	}
    179   1.1       cgd 	tc_intr_establish(parent, sc->sc_cookie, TC_IPL_NONE, ioasic_intr, sc);
    180   1.1       cgd 
    181   1.1       cgd         /*
    182   1.1       cgd 	 * Try to configure each device.
    183   1.1       cgd 	 */
    184   1.1       cgd         for (i = 0; i < ioasic_ndevs; i++) {
    185   1.1       cgd 		strncpy(ioasicdev.iada_modname, ioasic_devs[i].iad_modname,
    186   1.1       cgd 			TC_ROM_LLEN);
    187   1.1       cgd 		ioasicdev.iada_modname[TC_ROM_LLEN] = '\0';
    188   1.1       cgd 		ioasicdev.iada_offset = ioasic_devs[i].iad_offset;
    189   1.1       cgd 		ioasicdev.iada_addr = sc->sc_base + ioasic_devs[i].iad_offset;
    190   1.1       cgd 		ioasicdev.iada_cookie = ioasic_devs[i].iad_cookie;
    191   1.1       cgd 
    192   1.1       cgd                 /* Tell the autoconfig machinery we've found the hardware. */
    193   1.1       cgd                 config_found(self, &ioasicdev, ioasicprint);
    194   1.1       cgd         }
    195   1.1       cgd }
    196   1.1       cgd 
    197   1.1       cgd int
    198   1.1       cgd ioasicprint(aux, pnp)
    199   1.1       cgd 	void *aux;
    200   1.7       cgd 	const char *pnp;
    201   1.1       cgd {
    202   1.1       cgd 	struct ioasicdev_attach_args *d = aux;
    203   1.1       cgd 
    204   1.1       cgd         if (pnp)
    205   1.9  christos                 printf("%s at %s", d->iada_modname, pnp);
    206   1.9  christos         printf(" offset 0x%lx", (long)d->iada_offset);
    207   1.1       cgd         return (UNCONF);
    208   1.1       cgd }
    209   1.1       cgd 
    210   1.1       cgd int
    211   1.1       cgd ioasic_submatch(match, d)
    212   1.1       cgd 	struct cfdata *match;
    213   1.1       cgd 	struct ioasicdev_attach_args *d;
    214   1.1       cgd {
    215   1.1       cgd 
    216   1.1       cgd 	return ((match->ioasiccf_offset == d->iada_offset) ||
    217   1.1       cgd 		(match->ioasiccf_offset == IOASIC_OFFSET_UNKNOWN));
    218   1.1       cgd }
    219   1.1       cgd 
    220   1.1       cgd void
    221   1.1       cgd ioasic_intr_establish(ioa, cookie, level, func, arg)
    222   1.1       cgd 	struct device *ioa;
    223   1.1       cgd 	void *cookie, *arg;
    224   1.1       cgd 	tc_intrlevel_t level;
    225   1.1       cgd 	int (*func) __P((void *));
    226   1.1       cgd {
    227   1.1       cgd 	u_long dev, i;
    228   1.1       cgd 
    229   1.1       cgd 	dev = (u_long)cookie;
    230   1.1       cgd #ifdef DIAGNOSTIC
    231   1.1       cgd 	/* XXX check cookie. */
    232   1.1       cgd #endif
    233   1.1       cgd 
    234   1.1       cgd 	if (ioasicintrs[dev].iai_func != ioasic_intrnull)
    235   1.1       cgd 		panic("ioasic_intr_establish: cookie %d twice", dev);
    236   1.1       cgd 
    237   1.1       cgd 	ioasicintrs[dev].iai_func = func;
    238   1.1       cgd 	ioasicintrs[dev].iai_arg = arg;
    239   1.1       cgd 
    240   1.1       cgd 	/* Enable interrupts for the device. */
    241   1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    242   1.1       cgd 		if (ioasic_devs[i].iad_cookie == cookie)
    243   1.1       cgd 			break;
    244   1.1       cgd 	if (i == ioasic_ndevs)
    245   1.1       cgd 		panic("ioasic_intr_establish: invalid cookie.");
    246   1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) |=
    247   1.1       cgd 		ioasic_devs[i].iad_intrbits;
    248   1.1       cgd 	tc_mb();
    249   1.1       cgd }
    250   1.1       cgd 
    251   1.1       cgd void
    252   1.1       cgd ioasic_intr_disestablish(ioa, cookie)
    253   1.1       cgd 	struct device *ioa;
    254   1.1       cgd 	void *cookie;
    255   1.1       cgd {
    256   1.1       cgd 	u_long dev, i;
    257   1.1       cgd 
    258   1.1       cgd 	dev = (u_long)cookie;
    259   1.1       cgd #ifdef DIAGNOSTIC
    260   1.1       cgd 	/* XXX check cookie. */
    261   1.1       cgd #endif
    262   1.1       cgd 
    263   1.1       cgd 	if (ioasicintrs[dev].iai_func == ioasic_intrnull)
    264   1.1       cgd 		panic("ioasic_intr_disestablish: cookie %d missing intr", dev);
    265   1.1       cgd 
    266   1.1       cgd 	/* Enable interrupts for the device. */
    267   1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    268   1.1       cgd 		if (ioasic_devs[i].iad_cookie == cookie)
    269   1.1       cgd 			break;
    270   1.1       cgd 	if (i == ioasic_ndevs)
    271   1.1       cgd 		panic("ioasic_intr_disestablish: invalid cookie.");
    272   1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) &=
    273   1.1       cgd 		~ioasic_devs[i].iad_intrbits;
    274   1.1       cgd 	tc_mb();
    275   1.1       cgd 
    276   1.1       cgd 	ioasicintrs[dev].iai_func = ioasic_intrnull;
    277   1.1       cgd 	ioasicintrs[dev].iai_arg = (void *)dev;
    278   1.1       cgd }
    279   1.1       cgd 
    280   1.1       cgd int
    281   1.1       cgd ioasic_intrnull(val)
    282   1.1       cgd 	void *val;
    283   1.1       cgd {
    284   1.1       cgd 
    285   1.1       cgd 	panic("ioasic_intrnull: uncaught IOASIC intr for cookie %ld\n",
    286   1.1       cgd 	    (u_long)val);
    287   1.1       cgd }
    288   1.1       cgd 
    289   1.1       cgd /*
    290   1.1       cgd  * asic_intr --
    291   1.1       cgd  *	ASIC interrupt handler.
    292   1.1       cgd  */
    293   1.1       cgd int
    294   1.1       cgd ioasic_intr(val)
    295   1.1       cgd 	void *val;
    296   1.1       cgd {
    297   1.1       cgd 	register struct ioasic_softc *sc = val;
    298   1.6       cgd 	register int ifound;
    299   1.1       cgd 	int gifound;
    300   1.6       cgd 	u_int32_t sir;
    301   1.6       cgd 	volatile u_int32_t *sirp;
    302   1.1       cgd 
    303   1.1       cgd 	sirp = (volatile u_int32_t *)IOASIC_REG_INTR(sc->sc_base);
    304   1.1       cgd 
    305   1.1       cgd 	gifound = 0;
    306   1.1       cgd 	do {
    307   1.1       cgd 		ifound = 0;
    308   1.1       cgd 		tc_syncbus();
    309   1.1       cgd 
    310   1.1       cgd 		sir = *sirp;
    311   1.1       cgd 
    312   1.5       cgd #ifdef EVCNT_COUNTERS
    313   1.5       cgd 	/* No interrupt counting via evcnt counters */
    314   1.5       cgd 	XXX BREAK HERE XXX
    315   1.5       cgd #else /* !EVCNT_COUNTERS */
    316   1.5       cgd #define	INCRINTRCNT(slot)	intrcnt[INTRCNT_IOASIC + slot]++
    317   1.5       cgd #endif /* EVCNT_COUNTERS */
    318   1.5       cgd 
    319   1.1       cgd 		/* XXX DUPLICATION OF INTERRUPT BIT INFORMATION... */
    320   1.1       cgd #define	CHECKINTR(slot, bits)						\
    321   1.1       cgd 		if (sir & bits) {					\
    322   1.1       cgd 			ifound = 1;					\
    323   1.5       cgd 			INCRINTRCNT(slot);				\
    324   1.1       cgd 			(*ioasicintrs[slot].iai_func)			\
    325   1.1       cgd 			    (ioasicintrs[slot].iai_arg);		\
    326   1.1       cgd 		}
    327   1.1       cgd 		CHECKINTR(IOASIC_DEV_SCC0, IOASIC_INTR_SCC_0);
    328   1.1       cgd 		CHECKINTR(IOASIC_DEV_SCC1, IOASIC_INTR_SCC_1);
    329   1.1       cgd 		CHECKINTR(IOASIC_DEV_LANCE, IOASIC_INTR_LANCE);
    330   1.1       cgd 		CHECKINTR(IOASIC_DEV_ISDN, IOASIC_INTR_ISDN);
    331   1.1       cgd 
    332   1.1       cgd 		gifound |= ifound;
    333   1.1       cgd 	} while (ifound);
    334   1.1       cgd 
    335   1.1       cgd 	return (gifound);
    336   1.1       cgd }
    337   1.1       cgd 
    338   1.1       cgd /* XXX */
    339   1.1       cgd char *
    340   1.1       cgd ioasic_lance_ether_address()
    341   1.1       cgd {
    342   1.1       cgd 
    343   1.1       cgd 	return (u_char *)IOASIC_SYS_ETHER_ADDRESS(ioasic_base);
    344   1.1       cgd }
    345   1.1       cgd 
    346   1.1       cgd void
    347   1.1       cgd ioasic_lance_dma_setup(v)
    348   1.1       cgd 	void *v;
    349   1.1       cgd {
    350   1.1       cgd 	volatile u_int32_t *ldp;
    351   1.1       cgd 	tc_addr_t tca;
    352   1.1       cgd 
    353   1.1       cgd 	tca = (tc_addr_t)v;
    354   1.1       cgd 
    355   1.1       cgd 	ldp = (volatile u_int *)IOASIC_REG_LANCE_DMAPTR(ioasic_base);
    356   1.1       cgd 	*ldp = ((tca << 3) & ~(tc_addr_t)0x1f) | ((tca >> 29) & 0x1f);
    357   1.1       cgd 	tc_wmb();
    358   1.1       cgd 
    359   1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_CSR(ioasic_base) |=
    360   1.1       cgd 	    IOASIC_CSR_DMAEN_LANCE;
    361   1.1       cgd 	tc_mb();
    362   1.1       cgd }
    363