Home | History | Annotate | Line # | Download | only in tc
ioasic.c revision 1.23.4.1
      1  1.23.4.1   thorpej /* $NetBSD: ioasic.c,v 1.23.4.1 1999/06/21 00:46:13 thorpej Exp $ */
      2      1.17   thorpej 
      3      1.17   thorpej /*-
      4      1.17   thorpej  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5      1.17   thorpej  * All rights reserved.
      6      1.17   thorpej  *
      7      1.17   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.17   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9      1.17   thorpej  * NASA Ames Research Center.
     10      1.17   thorpej  *
     11      1.17   thorpej  * Redistribution and use in source and binary forms, with or without
     12      1.17   thorpej  * modification, are permitted provided that the following conditions
     13      1.17   thorpej  * are met:
     14      1.17   thorpej  * 1. Redistributions of source code must retain the above copyright
     15      1.17   thorpej  *    notice, this list of conditions and the following disclaimer.
     16      1.17   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17      1.17   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18      1.17   thorpej  *    documentation and/or other materials provided with the distribution.
     19      1.17   thorpej  * 3. All advertising materials mentioning features or use of this software
     20      1.17   thorpej  *    must display the following acknowledgement:
     21      1.17   thorpej  *	This product includes software developed by the NetBSD
     22      1.17   thorpej  *	Foundation, Inc. and its contributors.
     23      1.17   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.17   thorpej  *    contributors may be used to endorse or promote products derived
     25      1.17   thorpej  *    from this software without specific prior written permission.
     26      1.17   thorpej  *
     27      1.17   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28      1.17   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29      1.17   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30      1.17   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31      1.17   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32      1.17   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33      1.17   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34      1.17   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35      1.17   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36      1.17   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37      1.17   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38      1.17   thorpej  */
     39       1.1       cgd 
     40       1.1       cgd /*
     41       1.4       cgd  * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
     42       1.1       cgd  * All rights reserved.
     43       1.1       cgd  *
     44       1.1       cgd  * Author: Keith Bostic, Chris G. Demetriou
     45       1.1       cgd  *
     46       1.1       cgd  * Permission to use, copy, modify and distribute this software and
     47       1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     48       1.1       cgd  * notice and this permission notice appear in all copies of the
     49       1.1       cgd  * software, derivative works or modified versions, and any portions
     50       1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     51       1.1       cgd  *
     52       1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     53       1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     54       1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     55       1.1       cgd  *
     56       1.1       cgd  * Carnegie Mellon requests users of this software to return to
     57       1.1       cgd  *
     58       1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     59       1.1       cgd  *  School of Computer Science
     60       1.1       cgd  *  Carnegie Mellon University
     61       1.1       cgd  *  Pittsburgh PA 15213-3890
     62       1.1       cgd  *
     63       1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     64       1.1       cgd  * rights to redistribute these changes.
     65       1.1       cgd  */
     66      1.12       cgd 
     67      1.15   thorpej #include "opt_dec_3000_300.h"
     68      1.15   thorpej 
     69      1.13       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     70      1.13       cgd 
     71  1.23.4.1   thorpej __KERNEL_RCSID(0, "$NetBSD: ioasic.c,v 1.23.4.1 1999/06/21 00:46:13 thorpej Exp $");
     72       1.1       cgd 
     73       1.1       cgd #include <sys/param.h>
     74       1.1       cgd #include <sys/kernel.h>
     75       1.1       cgd #include <sys/systm.h>
     76       1.1       cgd #include <sys/device.h>
     77       1.1       cgd 
     78       1.1       cgd #include <machine/autoconf.h>
     79      1.17   thorpej #include <machine/bus.h>
     80       1.1       cgd #include <machine/pte.h>
     81       1.1       cgd #include <machine/rpb.h>
     82       1.5       cgd #ifndef EVCNT_COUNTERS
     83       1.5       cgd #include <machine/intrcnt.h>
     84       1.5       cgd #endif
     85       1.1       cgd 
     86       1.1       cgd #include <dev/tc/tcvar.h>
     87       1.1       cgd #include <alpha/tc/ioasicreg.h>
     88       1.1       cgd #include <dev/tc/ioasicvar.h>
     89       1.1       cgd 
     90       1.1       cgd /* Definition of the driver for autoconfig. */
     91      1.10       cgd int	ioasicmatch __P((struct device *, struct cfdata *, void *));
     92       1.1       cgd void	ioasicattach __P((struct device *, struct device *, void *));
     93       1.2   thorpej 
     94       1.2   thorpej struct cfattach ioasic_ca = {
     95       1.3       cgd 	sizeof(struct ioasic_softc), ioasicmatch, ioasicattach,
     96       1.2   thorpej };
     97       1.1       cgd 
     98       1.1       cgd int	ioasic_intr __P((void *));
     99       1.1       cgd int	ioasic_intrnull __P((void *));
    100       1.1       cgd 
    101       1.1       cgd #define	C(x)	((void *)(x))
    102       1.1       cgd 
    103       1.1       cgd #define	IOASIC_DEV_LANCE	0
    104       1.1       cgd #define	IOASIC_DEV_SCC0		1
    105       1.1       cgd #define	IOASIC_DEV_SCC1		2
    106       1.1       cgd #define	IOASIC_DEV_ISDN		3
    107       1.1       cgd 
    108       1.1       cgd #define	IOASIC_DEV_BOGUS	-1
    109       1.1       cgd 
    110       1.1       cgd #define	IOASIC_NCOOKIES		4
    111       1.1       cgd 
    112      1.21  jonathan struct ioasic_dev ioasic_devs[] = {
    113       1.3       cgd 	/* XXX lance name */
    114      1.19   thorpej 	{ "lance",    IOASIC_SLOT_3_START, C(IOASIC_DEV_LANCE),
    115      1.19   thorpej 	  IOASIC_INTR_LANCE, },
    116      1.19   thorpej 	{ "z8530   ", IOASIC_SLOT_4_START, C(IOASIC_DEV_SCC0),
    117      1.19   thorpej 	  IOASIC_INTR_SCC_0, },
    118      1.19   thorpej 	{ "z8530   ", IOASIC_SLOT_6_START, C(IOASIC_DEV_SCC1),
    119      1.19   thorpej 	  IOASIC_INTR_SCC_1, },
    120      1.19   thorpej 	{ "TOY_RTC ", IOASIC_SLOT_8_START, C(IOASIC_DEV_BOGUS),
    121      1.19   thorpej 	  0, },
    122      1.19   thorpej 	{ "AMD79c30", IOASIC_SLOT_9_START, C(IOASIC_DEV_ISDN),
    123      1.19   thorpej 	  IOASIC_INTR_ISDN,  },
    124       1.1       cgd };
    125       1.1       cgd int ioasic_ndevs = sizeof(ioasic_devs) / sizeof(ioasic_devs[0]);
    126       1.1       cgd 
    127       1.1       cgd struct ioasicintr {
    128       1.1       cgd 	int	(*iai_func) __P((void *));
    129       1.1       cgd 	void	*iai_arg;
    130       1.1       cgd } ioasicintrs[IOASIC_NCOOKIES];
    131       1.1       cgd 
    132       1.1       cgd tc_addr_t ioasic_base;		/* XXX XXX XXX */
    133       1.1       cgd 
    134       1.1       cgd /* There can be only one. */
    135       1.1       cgd int ioasicfound;
    136       1.1       cgd 
    137      1.17   thorpej /*
    138      1.17   thorpej  * DMA area for IOASIC LANCE.
    139      1.17   thorpej  * XXX Should be done differently, but this is better than it used to be.
    140      1.17   thorpej  */
    141      1.17   thorpej #define	LE_IOASIC_MEMSIZE	(128*1024)
    142      1.17   thorpej #define	LE_IOASIC_MEMALIGN	(128*1024)
    143      1.17   thorpej caddr_t	le_iomem;
    144      1.17   thorpej 
    145      1.17   thorpej void	ioasic_lance_dma_setup __P((struct ioasic_softc *));
    146      1.17   thorpej 
    147       1.1       cgd int
    148       1.1       cgd ioasicmatch(parent, cfdata, aux)
    149       1.1       cgd 	struct device *parent;
    150      1.10       cgd 	struct cfdata *cfdata;
    151       1.1       cgd 	void *aux;
    152       1.1       cgd {
    153       1.3       cgd 	struct tc_attach_args *ta = aux;
    154       1.1       cgd 
    155       1.1       cgd 	/* Make sure that we're looking for this type of device. */
    156       1.3       cgd 	if (strncmp("FLAMG-IO", ta->ta_modname, TC_ROM_LLEN))
    157       1.1       cgd 		return (0);
    158       1.1       cgd 
    159       1.1       cgd 	/* Check that it can actually exist. */
    160       1.1       cgd 	if ((cputype != ST_DEC_3000_500) && (cputype != ST_DEC_3000_300))
    161       1.1       cgd 		panic("ioasicmatch: how did we get here?");
    162       1.1       cgd 
    163       1.1       cgd 	if (ioasicfound)
    164       1.1       cgd 		return (0);
    165       1.1       cgd 
    166       1.1       cgd 	return (1);
    167       1.1       cgd }
    168       1.1       cgd 
    169       1.1       cgd void
    170       1.1       cgd ioasicattach(parent, self, aux)
    171       1.1       cgd 	struct device *parent, *self;
    172       1.1       cgd 	void *aux;
    173       1.1       cgd {
    174       1.1       cgd 	struct ioasic_softc *sc = (struct ioasic_softc *)self;
    175       1.3       cgd 	struct tc_attach_args *ta = aux;
    176       1.1       cgd 	struct ioasicdev_attach_args ioasicdev;
    177       1.1       cgd 	u_long i;
    178       1.1       cgd 
    179       1.1       cgd 	ioasicfound = 1;
    180       1.1       cgd 
    181       1.3       cgd 	sc->sc_base = ta->ta_addr;
    182       1.1       cgd 	ioasic_base = sc->sc_base;			/* XXX XXX XXX */
    183       1.3       cgd 	sc->sc_cookie = ta->ta_cookie;
    184      1.17   thorpej 	sc->sc_dmat = ta->ta_dmat;
    185       1.1       cgd 
    186       1.1       cgd #ifdef DEC_3000_300
    187       1.1       cgd 	if (cputype == ST_DEC_3000_300) {
    188       1.1       cgd 		*(volatile u_int *)IOASIC_REG_CSR(sc->sc_base) |=
    189       1.1       cgd 		    IOASIC_CSR_FASTMODE;
    190       1.1       cgd 		tc_mb();
    191       1.9  christos 		printf(": slow mode\n");
    192       1.1       cgd 	} else
    193       1.1       cgd #endif
    194       1.9  christos 		printf(": fast mode\n");
    195       1.1       cgd 
    196       1.1       cgd 	/*
    197       1.1       cgd 	 * Turn off all device interrupt bits.
    198       1.1       cgd 	 * (This does _not_ include 3000/300 TC option slot bits.
    199       1.1       cgd 	 */
    200       1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    201       1.1       cgd 		*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) &=
    202       1.1       cgd 			~ioasic_devs[i].iad_intrbits;
    203       1.1       cgd 	tc_mb();
    204       1.1       cgd 
    205       1.1       cgd 	/*
    206       1.1       cgd 	 * Set up interrupt handlers.
    207       1.1       cgd 	 */
    208       1.1       cgd 	for (i = 0; i < IOASIC_NCOOKIES; i++) {
    209       1.1       cgd 		ioasicintrs[i].iai_func = ioasic_intrnull;
    210       1.1       cgd 		ioasicintrs[i].iai_arg = (void *)i;
    211       1.1       cgd 	}
    212       1.1       cgd 	tc_intr_establish(parent, sc->sc_cookie, TC_IPL_NONE, ioasic_intr, sc);
    213       1.1       cgd 
    214      1.17   thorpej 	/*
    215      1.17   thorpej 	 * Set up the LANCE DMA area.
    216      1.17   thorpej 	 */
    217      1.17   thorpej 	ioasic_lance_dma_setup(sc);
    218      1.17   thorpej 
    219       1.1       cgd         /*
    220       1.1       cgd 	 * Try to configure each device.
    221       1.1       cgd 	 */
    222       1.1       cgd         for (i = 0; i < ioasic_ndevs; i++) {
    223       1.1       cgd 		strncpy(ioasicdev.iada_modname, ioasic_devs[i].iad_modname,
    224       1.1       cgd 			TC_ROM_LLEN);
    225       1.1       cgd 		ioasicdev.iada_modname[TC_ROM_LLEN] = '\0';
    226       1.1       cgd 		ioasicdev.iada_offset = ioasic_devs[i].iad_offset;
    227       1.1       cgd 		ioasicdev.iada_addr = sc->sc_base + ioasic_devs[i].iad_offset;
    228       1.1       cgd 		ioasicdev.iada_cookie = ioasic_devs[i].iad_cookie;
    229       1.1       cgd 
    230       1.1       cgd                 /* Tell the autoconfig machinery we've found the hardware. */
    231       1.1       cgd                 config_found(self, &ioasicdev, ioasicprint);
    232       1.1       cgd         }
    233       1.1       cgd }
    234       1.1       cgd 
    235       1.1       cgd void
    236       1.1       cgd ioasic_intr_establish(ioa, cookie, level, func, arg)
    237       1.1       cgd 	struct device *ioa;
    238       1.1       cgd 	void *cookie, *arg;
    239       1.1       cgd 	tc_intrlevel_t level;
    240       1.1       cgd 	int (*func) __P((void *));
    241       1.1       cgd {
    242       1.1       cgd 	u_long dev, i;
    243       1.1       cgd 
    244       1.1       cgd 	dev = (u_long)cookie;
    245       1.1       cgd #ifdef DIAGNOSTIC
    246       1.1       cgd 	/* XXX check cookie. */
    247       1.1       cgd #endif
    248       1.1       cgd 
    249       1.1       cgd 	if (ioasicintrs[dev].iai_func != ioasic_intrnull)
    250      1.20   thorpej 		panic("ioasic_intr_establish: cookie %lu twice", dev);
    251       1.1       cgd 
    252       1.1       cgd 	ioasicintrs[dev].iai_func = func;
    253       1.1       cgd 	ioasicintrs[dev].iai_arg = arg;
    254       1.1       cgd 
    255       1.1       cgd 	/* Enable interrupts for the device. */
    256       1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    257       1.1       cgd 		if (ioasic_devs[i].iad_cookie == cookie)
    258       1.1       cgd 			break;
    259       1.1       cgd 	if (i == ioasic_ndevs)
    260       1.1       cgd 		panic("ioasic_intr_establish: invalid cookie.");
    261       1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) |=
    262       1.1       cgd 		ioasic_devs[i].iad_intrbits;
    263       1.1       cgd 	tc_mb();
    264       1.1       cgd }
    265       1.1       cgd 
    266       1.1       cgd void
    267       1.1       cgd ioasic_intr_disestablish(ioa, cookie)
    268       1.1       cgd 	struct device *ioa;
    269       1.1       cgd 	void *cookie;
    270       1.1       cgd {
    271       1.1       cgd 	u_long dev, i;
    272       1.1       cgd 
    273       1.1       cgd 	dev = (u_long)cookie;
    274       1.1       cgd #ifdef DIAGNOSTIC
    275       1.1       cgd 	/* XXX check cookie. */
    276       1.1       cgd #endif
    277       1.1       cgd 
    278       1.1       cgd 	if (ioasicintrs[dev].iai_func == ioasic_intrnull)
    279      1.20   thorpej 		panic("ioasic_intr_disestablish: cookie %lu missing intr", dev);
    280       1.1       cgd 
    281       1.1       cgd 	/* Enable interrupts for the device. */
    282       1.1       cgd 	for (i = 0; i < ioasic_ndevs; i++)
    283       1.1       cgd 		if (ioasic_devs[i].iad_cookie == cookie)
    284       1.1       cgd 			break;
    285       1.1       cgd 	if (i == ioasic_ndevs)
    286       1.1       cgd 		panic("ioasic_intr_disestablish: invalid cookie.");
    287       1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_IMSK(ioasic_base) &=
    288       1.1       cgd 		~ioasic_devs[i].iad_intrbits;
    289       1.1       cgd 	tc_mb();
    290       1.1       cgd 
    291       1.1       cgd 	ioasicintrs[dev].iai_func = ioasic_intrnull;
    292       1.1       cgd 	ioasicintrs[dev].iai_arg = (void *)dev;
    293       1.1       cgd }
    294       1.1       cgd 
    295       1.1       cgd int
    296       1.1       cgd ioasic_intrnull(val)
    297       1.1       cgd 	void *val;
    298       1.1       cgd {
    299       1.1       cgd 
    300       1.1       cgd 	panic("ioasic_intrnull: uncaught IOASIC intr for cookie %ld\n",
    301       1.1       cgd 	    (u_long)val);
    302       1.1       cgd }
    303       1.1       cgd 
    304       1.1       cgd /*
    305       1.1       cgd  * asic_intr --
    306       1.1       cgd  *	ASIC interrupt handler.
    307       1.1       cgd  */
    308       1.1       cgd int
    309       1.1       cgd ioasic_intr(val)
    310       1.1       cgd 	void *val;
    311       1.1       cgd {
    312       1.1       cgd 	register struct ioasic_softc *sc = val;
    313       1.6       cgd 	register int ifound;
    314       1.1       cgd 	int gifound;
    315       1.6       cgd 	u_int32_t sir;
    316       1.6       cgd 	volatile u_int32_t *sirp;
    317       1.1       cgd 
    318       1.1       cgd 	sirp = (volatile u_int32_t *)IOASIC_REG_INTR(sc->sc_base);
    319       1.1       cgd 
    320       1.1       cgd 	gifound = 0;
    321       1.1       cgd 	do {
    322       1.1       cgd 		ifound = 0;
    323       1.1       cgd 		tc_syncbus();
    324       1.1       cgd 
    325       1.1       cgd 		sir = *sirp;
    326       1.1       cgd 
    327       1.5       cgd #ifdef EVCNT_COUNTERS
    328       1.5       cgd 	/* No interrupt counting via evcnt counters */
    329       1.5       cgd 	XXX BREAK HERE XXX
    330       1.5       cgd #else /* !EVCNT_COUNTERS */
    331       1.5       cgd #define	INCRINTRCNT(slot)	intrcnt[INTRCNT_IOASIC + slot]++
    332       1.5       cgd #endif /* EVCNT_COUNTERS */
    333       1.5       cgd 
    334       1.1       cgd 		/* XXX DUPLICATION OF INTERRUPT BIT INFORMATION... */
    335       1.1       cgd #define	CHECKINTR(slot, bits)						\
    336       1.1       cgd 		if (sir & bits) {					\
    337       1.1       cgd 			ifound = 1;					\
    338       1.5       cgd 			INCRINTRCNT(slot);				\
    339       1.1       cgd 			(*ioasicintrs[slot].iai_func)			\
    340       1.1       cgd 			    (ioasicintrs[slot].iai_arg);		\
    341       1.1       cgd 		}
    342       1.1       cgd 		CHECKINTR(IOASIC_DEV_SCC0, IOASIC_INTR_SCC_0);
    343       1.1       cgd 		CHECKINTR(IOASIC_DEV_SCC1, IOASIC_INTR_SCC_1);
    344       1.1       cgd 		CHECKINTR(IOASIC_DEV_LANCE, IOASIC_INTR_LANCE);
    345       1.1       cgd 		CHECKINTR(IOASIC_DEV_ISDN, IOASIC_INTR_ISDN);
    346       1.1       cgd 
    347       1.1       cgd 		gifound |= ifound;
    348       1.1       cgd 	} while (ifound);
    349       1.1       cgd 
    350       1.1       cgd 	return (gifound);
    351       1.1       cgd }
    352       1.1       cgd 
    353       1.1       cgd /* XXX */
    354       1.1       cgd char *
    355       1.1       cgd ioasic_lance_ether_address()
    356       1.1       cgd {
    357       1.1       cgd 
    358       1.1       cgd 	return (u_char *)IOASIC_SYS_ETHER_ADDRESS(ioasic_base);
    359       1.1       cgd }
    360       1.1       cgd 
    361       1.1       cgd void
    362      1.17   thorpej ioasic_lance_dma_setup(sc)
    363      1.17   thorpej 	struct ioasic_softc *sc;
    364       1.1       cgd {
    365      1.17   thorpej 	bus_dma_tag_t dmat = sc->sc_dmat;
    366      1.17   thorpej 	bus_dma_segment_t seg;
    367       1.1       cgd 	volatile u_int32_t *ldp;
    368       1.1       cgd 	tc_addr_t tca;
    369      1.17   thorpej 	int rseg;
    370       1.1       cgd 
    371      1.17   thorpej 	/*
    372      1.17   thorpej 	 * Allocate a DMA area for the chip.
    373      1.17   thorpej 	 */
    374      1.17   thorpej 	if (bus_dmamem_alloc(dmat, LE_IOASIC_MEMSIZE, LE_IOASIC_MEMALIGN,
    375      1.17   thorpej 	    0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    376      1.17   thorpej 		printf("%s: can't allocate DMA area for LANCE\n",
    377      1.17   thorpej 		    sc->sc_dv.dv_xname);
    378      1.17   thorpej 		return;
    379      1.17   thorpej 	}
    380      1.17   thorpej 	if (bus_dmamem_map(dmat, &seg, rseg, LE_IOASIC_MEMSIZE,
    381      1.18   thorpej 	    &le_iomem, BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) {
    382      1.17   thorpej 		printf("%s: can't map DMA area for LANCE\n",
    383      1.17   thorpej 		    sc->sc_dv.dv_xname);
    384      1.17   thorpej 		bus_dmamem_free(dmat, &seg, rseg);
    385      1.17   thorpej 		return;
    386      1.17   thorpej 	}
    387      1.17   thorpej 
    388      1.17   thorpej 	/*
    389      1.17   thorpej 	 * Create and load the DMA map for the DMA area.
    390      1.17   thorpej 	 */
    391      1.17   thorpej 	if (bus_dmamap_create(dmat, LE_IOASIC_MEMSIZE, 1,
    392      1.17   thorpej 	    LE_IOASIC_MEMSIZE, 0, BUS_DMA_NOWAIT, &sc->sc_lance_dmam)) {
    393      1.17   thorpej 		printf("%s: can't create DMA map\n", sc->sc_dv.dv_xname);
    394      1.17   thorpej 		goto bad;
    395      1.17   thorpej 	}
    396      1.17   thorpej 	if (bus_dmamap_load(dmat, sc->sc_lance_dmam,
    397      1.17   thorpej 	    le_iomem, LE_IOASIC_MEMSIZE, NULL, BUS_DMA_NOWAIT)) {
    398      1.17   thorpej 		printf("%s: can't load DMA map\n", sc->sc_dv.dv_xname);
    399      1.17   thorpej 		goto bad;
    400      1.17   thorpej 	}
    401      1.17   thorpej 
    402      1.17   thorpej 	tca = (tc_addr_t)sc->sc_lance_dmam->dm_segs[0].ds_addr;
    403      1.17   thorpej 	if (tca != sc->sc_lance_dmam->dm_segs[0].ds_addr) {
    404      1.17   thorpej 		printf("%s: bad LANCE DMA address\n", sc->sc_dv.dv_xname);
    405      1.17   thorpej 		bus_dmamap_unload(dmat, sc->sc_lance_dmam);
    406      1.17   thorpej 		goto bad;
    407      1.17   thorpej 	}
    408       1.1       cgd 
    409       1.1       cgd 	ldp = (volatile u_int *)IOASIC_REG_LANCE_DMAPTR(ioasic_base);
    410       1.1       cgd 	*ldp = ((tca << 3) & ~(tc_addr_t)0x1f) | ((tca >> 29) & 0x1f);
    411       1.1       cgd 	tc_wmb();
    412       1.1       cgd 
    413       1.1       cgd 	*(volatile u_int32_t *)IOASIC_REG_CSR(ioasic_base) |=
    414       1.1       cgd 	    IOASIC_CSR_DMAEN_LANCE;
    415       1.1       cgd 	tc_mb();
    416      1.17   thorpej 	return;
    417      1.17   thorpej 
    418      1.17   thorpej  bad:
    419      1.17   thorpej 	bus_dmamem_unmap(dmat, le_iomem, LE_IOASIC_MEMSIZE);
    420      1.17   thorpej 	bus_dmamem_free(dmat, &seg, rseg);
    421      1.17   thorpej 	le_iomem = 0;
    422       1.1       cgd }
    423