ioasic.c revision 1.40 1 1.40 dsl /* $NetBSD: ioasic.c,v 1.40 2009/03/14 14:45:54 dsl Exp $ */
2 1.17 thorpej
3 1.17 thorpej /*-
4 1.17 thorpej * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.17 thorpej * All rights reserved.
6 1.17 thorpej *
7 1.17 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.17 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.17 thorpej * NASA Ames Research Center.
10 1.17 thorpej *
11 1.17 thorpej * Redistribution and use in source and binary forms, with or without
12 1.17 thorpej * modification, are permitted provided that the following conditions
13 1.17 thorpej * are met:
14 1.17 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.17 thorpej * notice, this list of conditions and the following disclaimer.
16 1.17 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.17 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.17 thorpej * documentation and/or other materials provided with the distribution.
19 1.17 thorpej *
20 1.17 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.17 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.17 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.17 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.17 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.17 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.17 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.17 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.17 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.17 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.17 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.17 thorpej */
32 1.1 cgd
33 1.1 cgd /*
34 1.4 cgd * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
35 1.1 cgd * All rights reserved.
36 1.1 cgd *
37 1.1 cgd * Author: Keith Bostic, Chris G. Demetriou
38 1.1 cgd *
39 1.1 cgd * Permission to use, copy, modify and distribute this software and
40 1.1 cgd * its documentation is hereby granted, provided that both the copyright
41 1.1 cgd * notice and this permission notice appear in all copies of the
42 1.1 cgd * software, derivative works or modified versions, and any portions
43 1.1 cgd * thereof, and that both notices appear in supporting documentation.
44 1.1 cgd *
45 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
46 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
47 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
48 1.1 cgd *
49 1.1 cgd * Carnegie Mellon requests users of this software to return to
50 1.1 cgd *
51 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
52 1.1 cgd * School of Computer Science
53 1.1 cgd * Carnegie Mellon University
54 1.1 cgd * Pittsburgh PA 15213-3890
55 1.1 cgd *
56 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
57 1.1 cgd * rights to redistribute these changes.
58 1.1 cgd */
59 1.12 cgd
60 1.15 thorpej #include "opt_dec_3000_300.h"
61 1.15 thorpej
62 1.13 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
63 1.13 cgd
64 1.40 dsl __KERNEL_RCSID(0, "$NetBSD: ioasic.c,v 1.40 2009/03/14 14:45:54 dsl Exp $");
65 1.1 cgd
66 1.1 cgd #include <sys/param.h>
67 1.1 cgd #include <sys/kernel.h>
68 1.1 cgd #include <sys/systm.h>
69 1.1 cgd #include <sys/device.h>
70 1.32 thorpej #include <sys/malloc.h>
71 1.1 cgd
72 1.1 cgd #include <machine/autoconf.h>
73 1.17 thorpej #include <machine/bus.h>
74 1.1 cgd #include <machine/pte.h>
75 1.1 cgd #include <machine/rpb.h>
76 1.1 cgd
77 1.1 cgd #include <dev/tc/tcvar.h>
78 1.28 nisimura #include <dev/tc/ioasicreg.h>
79 1.1 cgd #include <dev/tc/ioasicvar.h>
80 1.1 cgd
81 1.1 cgd /* Definition of the driver for autoconfig. */
82 1.40 dsl int ioasicmatch(struct device *, struct cfdata *, void *);
83 1.40 dsl void ioasicattach(struct device *, struct device *, void *);
84 1.2 thorpej
85 1.37 thorpej CFATTACH_DECL(ioasic, sizeof(struct ioasic_softc),
86 1.37 thorpej ioasicmatch, ioasicattach, NULL, NULL);
87 1.1 cgd
88 1.40 dsl int ioasic_intr(void *);
89 1.40 dsl int ioasic_intrnull(void *);
90 1.1 cgd
91 1.1 cgd #define C(x) ((void *)(x))
92 1.1 cgd
93 1.1 cgd #define IOASIC_DEV_LANCE 0
94 1.1 cgd #define IOASIC_DEV_SCC0 1
95 1.1 cgd #define IOASIC_DEV_SCC1 2
96 1.1 cgd #define IOASIC_DEV_ISDN 3
97 1.1 cgd
98 1.1 cgd #define IOASIC_DEV_BOGUS -1
99 1.1 cgd
100 1.1 cgd #define IOASIC_NCOOKIES 4
101 1.1 cgd
102 1.21 jonathan struct ioasic_dev ioasic_devs[] = {
103 1.33 nisimura { "PMAD-BA ", IOASIC_SLOT_3_START, C(IOASIC_DEV_LANCE),
104 1.19 thorpej IOASIC_INTR_LANCE, },
105 1.19 thorpej { "z8530 ", IOASIC_SLOT_4_START, C(IOASIC_DEV_SCC0),
106 1.19 thorpej IOASIC_INTR_SCC_0, },
107 1.19 thorpej { "z8530 ", IOASIC_SLOT_6_START, C(IOASIC_DEV_SCC1),
108 1.19 thorpej IOASIC_INTR_SCC_1, },
109 1.19 thorpej { "TOY_RTC ", IOASIC_SLOT_8_START, C(IOASIC_DEV_BOGUS),
110 1.19 thorpej 0, },
111 1.19 thorpej { "AMD79c30", IOASIC_SLOT_9_START, C(IOASIC_DEV_ISDN),
112 1.30 gmcgarry IOASIC_INTR_ISDN_TXLOAD | IOASIC_INTR_ISDN_RXLOAD, },
113 1.1 cgd };
114 1.1 cgd int ioasic_ndevs = sizeof(ioasic_devs) / sizeof(ioasic_devs[0]);
115 1.1 cgd
116 1.1 cgd struct ioasicintr {
117 1.40 dsl int (*iai_func)(void *);
118 1.1 cgd void *iai_arg;
119 1.32 thorpej struct evcnt iai_evcnt;
120 1.1 cgd } ioasicintrs[IOASIC_NCOOKIES];
121 1.1 cgd
122 1.1 cgd tc_addr_t ioasic_base; /* XXX XXX XXX */
123 1.1 cgd
124 1.1 cgd /* There can be only one. */
125 1.1 cgd int ioasicfound;
126 1.1 cgd
127 1.1 cgd int
128 1.1 cgd ioasicmatch(parent, cfdata, aux)
129 1.1 cgd struct device *parent;
130 1.10 cgd struct cfdata *cfdata;
131 1.1 cgd void *aux;
132 1.1 cgd {
133 1.3 cgd struct tc_attach_args *ta = aux;
134 1.1 cgd
135 1.1 cgd /* Make sure that we're looking for this type of device. */
136 1.3 cgd if (strncmp("FLAMG-IO", ta->ta_modname, TC_ROM_LLEN))
137 1.1 cgd return (0);
138 1.1 cgd
139 1.1 cgd /* Check that it can actually exist. */
140 1.1 cgd if ((cputype != ST_DEC_3000_500) && (cputype != ST_DEC_3000_300))
141 1.1 cgd panic("ioasicmatch: how did we get here?");
142 1.1 cgd
143 1.1 cgd if (ioasicfound)
144 1.1 cgd return (0);
145 1.1 cgd
146 1.1 cgd return (1);
147 1.1 cgd }
148 1.1 cgd
149 1.1 cgd void
150 1.1 cgd ioasicattach(parent, self, aux)
151 1.1 cgd struct device *parent, *self;
152 1.1 cgd void *aux;
153 1.1 cgd {
154 1.1 cgd struct ioasic_softc *sc = (struct ioasic_softc *)self;
155 1.3 cgd struct tc_attach_args *ta = aux;
156 1.27 mrg #ifdef DEC_3000_300
157 1.27 mrg u_long ssr;
158 1.27 mrg #endif
159 1.27 mrg u_long i, imsk;
160 1.32 thorpej const struct evcnt *pevcnt;
161 1.32 thorpej char *cp;
162 1.1 cgd
163 1.1 cgd ioasicfound = 1;
164 1.1 cgd
165 1.25 nisimura sc->sc_bst = ta->ta_memt;
166 1.25 nisimura if (bus_space_map(ta->ta_memt, ta->ta_addr,
167 1.25 nisimura 0x400000, 0, &sc->sc_bsh)) {
168 1.25 nisimura printf("%s: unable to map device\n", sc->sc_dv.dv_xname);
169 1.25 nisimura return;
170 1.25 nisimura }
171 1.25 nisimura sc->sc_dmat = ta->ta_dmat;
172 1.25 nisimura
173 1.25 nisimura ioasic_base = sc->sc_base = ta->ta_addr; /* XXX XXX XXX */
174 1.1 cgd
175 1.1 cgd #ifdef DEC_3000_300
176 1.1 cgd if (cputype == ST_DEC_3000_300) {
177 1.25 nisimura ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
178 1.25 nisimura ssr |= IOASIC_CSR_FASTMODE;
179 1.25 nisimura bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
180 1.9 christos printf(": slow mode\n");
181 1.1 cgd } else
182 1.1 cgd #endif
183 1.9 christos printf(": fast mode\n");
184 1.1 cgd
185 1.1 cgd /*
186 1.1 cgd * Turn off all device interrupt bits.
187 1.1 cgd * (This does _not_ include 3000/300 TC option slot bits.
188 1.1 cgd */
189 1.25 nisimura imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
190 1.1 cgd for (i = 0; i < ioasic_ndevs; i++)
191 1.25 nisimura imsk &= ~ioasic_devs[i].iad_intrbits;
192 1.25 nisimura bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
193 1.1 cgd
194 1.1 cgd /*
195 1.1 cgd * Set up interrupt handlers.
196 1.1 cgd */
197 1.32 thorpej pevcnt = tc_intr_evcnt(parent, ta->ta_cookie);
198 1.1 cgd for (i = 0; i < IOASIC_NCOOKIES; i++) {
199 1.1 cgd ioasicintrs[i].iai_func = ioasic_intrnull;
200 1.1 cgd ioasicintrs[i].iai_arg = (void *)i;
201 1.32 thorpej
202 1.32 thorpej cp = malloc(12, M_DEVBUF, M_NOWAIT);
203 1.32 thorpej if (cp == NULL)
204 1.32 thorpej panic("ioasicattach");
205 1.32 thorpej sprintf(cp, "slot %lu", i);
206 1.32 thorpej evcnt_attach_dynamic(&ioasicintrs[i].iai_evcnt,
207 1.32 thorpej EVCNT_TYPE_INTR, pevcnt, self->dv_xname, cp);
208 1.1 cgd }
209 1.29 nisimura tc_intr_establish(parent, ta->ta_cookie, TC_IPL_NONE, ioasic_intr, sc);
210 1.1 cgd
211 1.26 nisimura /*
212 1.1 cgd * Try to configure each device.
213 1.1 cgd */
214 1.26 nisimura ioasic_attach_devs(sc, ioasic_devs, ioasic_ndevs);
215 1.1 cgd }
216 1.1 cgd
217 1.1 cgd void
218 1.39 cegger ioasic_intr_establish(device_t ioa, void *cookie, tc_intrlevel_t level,
219 1.39 cegger int (*func)(void *), void *arg)
220 1.1 cgd {
221 1.39 cegger struct ioasic_softc *sc = device_lookup_private(&ioasic_cd,0);
222 1.25 nisimura u_long dev, i, imsk;
223 1.1 cgd
224 1.1 cgd dev = (u_long)cookie;
225 1.1 cgd #ifdef DIAGNOSTIC
226 1.1 cgd /* XXX check cookie. */
227 1.1 cgd #endif
228 1.1 cgd
229 1.1 cgd if (ioasicintrs[dev].iai_func != ioasic_intrnull)
230 1.20 thorpej panic("ioasic_intr_establish: cookie %lu twice", dev);
231 1.1 cgd
232 1.1 cgd ioasicintrs[dev].iai_func = func;
233 1.1 cgd ioasicintrs[dev].iai_arg = arg;
234 1.1 cgd
235 1.1 cgd /* Enable interrupts for the device. */
236 1.1 cgd for (i = 0; i < ioasic_ndevs; i++)
237 1.1 cgd if (ioasic_devs[i].iad_cookie == cookie)
238 1.1 cgd break;
239 1.1 cgd if (i == ioasic_ndevs)
240 1.1 cgd panic("ioasic_intr_establish: invalid cookie.");
241 1.25 nisimura
242 1.25 nisimura imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
243 1.25 nisimura imsk |= ioasic_devs[i].iad_intrbits;
244 1.25 nisimura bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
245 1.1 cgd }
246 1.1 cgd
247 1.1 cgd void
248 1.39 cegger ioasic_intr_disestablish(device_t ioa, void *cookie)
249 1.1 cgd {
250 1.39 cegger struct ioasic_softc *sc = device_lookup_private(&ioasic_cd,0);
251 1.25 nisimura u_long dev, i, imsk;
252 1.1 cgd
253 1.1 cgd dev = (u_long)cookie;
254 1.1 cgd #ifdef DIAGNOSTIC
255 1.1 cgd /* XXX check cookie. */
256 1.1 cgd #endif
257 1.1 cgd
258 1.1 cgd if (ioasicintrs[dev].iai_func == ioasic_intrnull)
259 1.20 thorpej panic("ioasic_intr_disestablish: cookie %lu missing intr", dev);
260 1.1 cgd
261 1.1 cgd /* Enable interrupts for the device. */
262 1.1 cgd for (i = 0; i < ioasic_ndevs; i++)
263 1.1 cgd if (ioasic_devs[i].iad_cookie == cookie)
264 1.1 cgd break;
265 1.1 cgd if (i == ioasic_ndevs)
266 1.1 cgd panic("ioasic_intr_disestablish: invalid cookie.");
267 1.25 nisimura
268 1.25 nisimura imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
269 1.25 nisimura imsk &= ~ioasic_devs[i].iad_intrbits;
270 1.25 nisimura bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
271 1.1 cgd
272 1.1 cgd ioasicintrs[dev].iai_func = ioasic_intrnull;
273 1.1 cgd ioasicintrs[dev].iai_arg = (void *)dev;
274 1.1 cgd }
275 1.1 cgd
276 1.1 cgd int
277 1.1 cgd ioasic_intrnull(val)
278 1.1 cgd void *val;
279 1.1 cgd {
280 1.1 cgd
281 1.35 provos panic("ioasic_intrnull: uncaught IOASIC intr for cookie %ld",
282 1.1 cgd (u_long)val);
283 1.1 cgd }
284 1.1 cgd
285 1.1 cgd /*
286 1.26 nisimura * ASIC interrupt handler.
287 1.1 cgd */
288 1.1 cgd int
289 1.1 cgd ioasic_intr(val)
290 1.1 cgd void *val;
291 1.1 cgd {
292 1.1 cgd register struct ioasic_softc *sc = val;
293 1.6 cgd register int ifound;
294 1.1 cgd int gifound;
295 1.34 thorpej u_int32_t sir, osir;
296 1.1 cgd
297 1.1 cgd gifound = 0;
298 1.1 cgd do {
299 1.1 cgd ifound = 0;
300 1.1 cgd tc_syncbus();
301 1.1 cgd
302 1.34 thorpej osir = sir =
303 1.34 thorpej bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_INTR);
304 1.1 cgd
305 1.32 thorpej #define INCRINTRCNT(slot) ioasicintrs[slot].iai_evcnt.ev_count++
306 1.5 cgd
307 1.1 cgd /* XXX DUPLICATION OF INTERRUPT BIT INFORMATION... */
308 1.34 thorpej #define CHECKINTR(slot, bits, clear) \
309 1.31 matt if (sir & (bits)) { \
310 1.1 cgd ifound = 1; \
311 1.5 cgd INCRINTRCNT(slot); \
312 1.1 cgd (*ioasicintrs[slot].iai_func) \
313 1.1 cgd (ioasicintrs[slot].iai_arg); \
314 1.34 thorpej if (clear) \
315 1.34 thorpej sir &= ~(bits); \
316 1.1 cgd }
317 1.34 thorpej CHECKINTR(IOASIC_DEV_SCC0, IOASIC_INTR_SCC_0, 0);
318 1.34 thorpej CHECKINTR(IOASIC_DEV_SCC1, IOASIC_INTR_SCC_1, 0);
319 1.34 thorpej CHECKINTR(IOASIC_DEV_LANCE, IOASIC_INTR_LANCE, 0);
320 1.34 thorpej CHECKINTR(IOASIC_DEV_ISDN, IOASIC_INTR_ISDN_TXLOAD |
321 1.34 thorpej IOASIC_INTR_ISDN_RXLOAD | IOASIC_INTR_ISDN_OVRUN, 1);
322 1.34 thorpej
323 1.34 thorpej if (sir != osir)
324 1.34 thorpej bus_space_write_4(sc->sc_bst, sc->sc_bsh,
325 1.34 thorpej IOASIC_INTR, sir);
326 1.1 cgd
327 1.1 cgd gifound |= ifound;
328 1.1 cgd } while (ifound);
329 1.1 cgd
330 1.1 cgd return (gifound);
331 1.1 cgd }
332