Home | History | Annotate | Line # | Download | only in tc
ioasic.c revision 1.28
      1 /* $NetBSD: ioasic.c,v 1.28 2000/02/03 08:13:45 nisimura Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *	This product includes software developed by the NetBSD
     22  *	Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
     42  * All rights reserved.
     43  *
     44  * Author: Keith Bostic, Chris G. Demetriou
     45  *
     46  * Permission to use, copy, modify and distribute this software and
     47  * its documentation is hereby granted, provided that both the copyright
     48  * notice and this permission notice appear in all copies of the
     49  * software, derivative works or modified versions, and any portions
     50  * thereof, and that both notices appear in supporting documentation.
     51  *
     52  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     53  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     54  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     55  *
     56  * Carnegie Mellon requests users of this software to return to
     57  *
     58  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     59  *  School of Computer Science
     60  *  Carnegie Mellon University
     61  *  Pittsburgh PA 15213-3890
     62  *
     63  * any improvements or extensions that they make and grant Carnegie the
     64  * rights to redistribute these changes.
     65  */
     66 
     67 #include "opt_dec_3000_300.h"
     68 
     69 #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     70 
     71 __KERNEL_RCSID(0, "$NetBSD: ioasic.c,v 1.28 2000/02/03 08:13:45 nisimura Exp $");
     72 
     73 #include <sys/param.h>
     74 #include <sys/kernel.h>
     75 #include <sys/systm.h>
     76 #include <sys/device.h>
     77 
     78 #include <machine/autoconf.h>
     79 #include <machine/bus.h>
     80 #include <machine/pte.h>
     81 #include <machine/rpb.h>
     82 #ifndef EVCNT_COUNTERS
     83 #include <machine/intrcnt.h>
     84 #endif
     85 
     86 #include <dev/tc/tcvar.h>
     87 #include <dev/tc/ioasicreg.h>
     88 #include <dev/tc/ioasicvar.h>
     89 
     90 /* Definition of the driver for autoconfig. */
     91 int	ioasicmatch __P((struct device *, struct cfdata *, void *));
     92 void	ioasicattach __P((struct device *, struct device *, void *));
     93 
     94 struct cfattach ioasic_ca = {
     95 	sizeof(struct ioasic_softc), ioasicmatch, ioasicattach,
     96 };
     97 
     98 int	ioasic_intr __P((void *));
     99 int	ioasic_intrnull __P((void *));
    100 
    101 #define	C(x)	((void *)(x))
    102 
    103 #define	IOASIC_DEV_LANCE	0
    104 #define	IOASIC_DEV_SCC0		1
    105 #define	IOASIC_DEV_SCC1		2
    106 #define	IOASIC_DEV_ISDN		3
    107 
    108 #define	IOASIC_DEV_BOGUS	-1
    109 
    110 #define	IOASIC_NCOOKIES		4
    111 
    112 struct ioasic_dev ioasic_devs[] = {
    113 	/* XXX lance name */
    114 	{ "lance",    IOASIC_SLOT_3_START, C(IOASIC_DEV_LANCE),
    115 	  IOASIC_INTR_LANCE, },
    116 	{ "z8530   ", IOASIC_SLOT_4_START, C(IOASIC_DEV_SCC0),
    117 	  IOASIC_INTR_SCC_0, },
    118 	{ "z8530   ", IOASIC_SLOT_6_START, C(IOASIC_DEV_SCC1),
    119 	  IOASIC_INTR_SCC_1, },
    120 	{ "TOY_RTC ", IOASIC_SLOT_8_START, C(IOASIC_DEV_BOGUS),
    121 	  0, },
    122 	{ "AMD79c30", IOASIC_SLOT_9_START, C(IOASIC_DEV_ISDN),
    123 	  IOASIC_INTR_ISDN,  },
    124 };
    125 int ioasic_ndevs = sizeof(ioasic_devs) / sizeof(ioasic_devs[0]);
    126 
    127 struct ioasicintr {
    128 	int	(*iai_func) __P((void *));
    129 	void	*iai_arg;
    130 } ioasicintrs[IOASIC_NCOOKIES];
    131 
    132 tc_addr_t ioasic_base;		/* XXX XXX XXX */
    133 
    134 /* There can be only one. */
    135 int ioasicfound;
    136 
    137 int
    138 ioasicmatch(parent, cfdata, aux)
    139 	struct device *parent;
    140 	struct cfdata *cfdata;
    141 	void *aux;
    142 {
    143 	struct tc_attach_args *ta = aux;
    144 
    145 	/* Make sure that we're looking for this type of device. */
    146 	if (strncmp("FLAMG-IO", ta->ta_modname, TC_ROM_LLEN))
    147 		return (0);
    148 
    149 	/* Check that it can actually exist. */
    150 	if ((cputype != ST_DEC_3000_500) && (cputype != ST_DEC_3000_300))
    151 		panic("ioasicmatch: how did we get here?");
    152 
    153 	if (ioasicfound)
    154 		return (0);
    155 
    156 	return (1);
    157 }
    158 
    159 void
    160 ioasicattach(parent, self, aux)
    161 	struct device *parent, *self;
    162 	void *aux;
    163 {
    164 	struct ioasic_softc *sc = (struct ioasic_softc *)self;
    165 	struct tc_attach_args *ta = aux;
    166 #ifdef DEC_3000_300
    167 	u_long ssr;
    168 #endif
    169 	u_long i, imsk;
    170 
    171 	ioasicfound = 1;
    172 
    173 	sc->sc_bst = ta->ta_memt;
    174 	if (bus_space_map(ta->ta_memt, ta->ta_addr,
    175 			0x400000, 0, &sc->sc_bsh)) {
    176 		printf("%s: unable to map device\n", sc->sc_dv.dv_xname);
    177 		return;
    178 	}
    179 	sc->sc_dmat = ta->ta_dmat;
    180 	sc->sc_cookie = ta->ta_cookie;
    181 
    182 	ioasic_base = sc->sc_base = ta->ta_addr; /* XXX XXX XXX */
    183 
    184 #ifdef DEC_3000_300
    185 	if (cputype == ST_DEC_3000_300) {
    186 		ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
    187 		ssr |= IOASIC_CSR_FASTMODE;
    188 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
    189 		printf(": slow mode\n");
    190 	} else
    191 #endif
    192 		printf(": fast mode\n");
    193 
    194 	/*
    195 	 * Turn off all device interrupt bits.
    196 	 * (This does _not_ include 3000/300 TC option slot bits.
    197 	 */
    198 	imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
    199 	for (i = 0; i < ioasic_ndevs; i++)
    200 		imsk &= ~ioasic_devs[i].iad_intrbits;
    201 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
    202 
    203 	/*
    204 	 * Set up interrupt handlers.
    205 	 */
    206 	for (i = 0; i < IOASIC_NCOOKIES; i++) {
    207 		ioasicintrs[i].iai_func = ioasic_intrnull;
    208 		ioasicintrs[i].iai_arg = (void *)i;
    209 	}
    210 	tc_intr_establish(parent, sc->sc_cookie, TC_IPL_NONE, ioasic_intr, sc);
    211 
    212 	/*
    213 	 * Try to configure each device.
    214 	 */
    215 	ioasic_attach_devs(sc, ioasic_devs, ioasic_ndevs);
    216 }
    217 
    218 void
    219 ioasic_intr_establish(ioa, cookie, level, func, arg)
    220 	struct device *ioa;
    221 	void *cookie, *arg;
    222 	tc_intrlevel_t level;
    223 	int (*func) __P((void *));
    224 {
    225 	struct ioasic_softc *sc = (void *)ioasic_cd.cd_devs[0];
    226 	u_long dev, i, imsk;
    227 
    228 	dev = (u_long)cookie;
    229 #ifdef DIAGNOSTIC
    230 	/* XXX check cookie. */
    231 #endif
    232 
    233 	if (ioasicintrs[dev].iai_func != ioasic_intrnull)
    234 		panic("ioasic_intr_establish: cookie %lu twice", dev);
    235 
    236 	ioasicintrs[dev].iai_func = func;
    237 	ioasicintrs[dev].iai_arg = arg;
    238 
    239 	/* Enable interrupts for the device. */
    240 	for (i = 0; i < ioasic_ndevs; i++)
    241 		if (ioasic_devs[i].iad_cookie == cookie)
    242 			break;
    243 	if (i == ioasic_ndevs)
    244 		panic("ioasic_intr_establish: invalid cookie.");
    245 
    246 	imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
    247         imsk |= ioasic_devs[i].iad_intrbits;
    248         bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
    249 }
    250 
    251 void
    252 ioasic_intr_disestablish(ioa, cookie)
    253 	struct device *ioa;
    254 	void *cookie;
    255 {
    256 	struct ioasic_softc *sc = (void *)ioasic_cd.cd_devs[0];
    257 	u_long dev, i, imsk;
    258 
    259 	dev = (u_long)cookie;
    260 #ifdef DIAGNOSTIC
    261 	/* XXX check cookie. */
    262 #endif
    263 
    264 	if (ioasicintrs[dev].iai_func == ioasic_intrnull)
    265 		panic("ioasic_intr_disestablish: cookie %lu missing intr", dev);
    266 
    267 	/* Enable interrupts for the device. */
    268 	for (i = 0; i < ioasic_ndevs; i++)
    269 		if (ioasic_devs[i].iad_cookie == cookie)
    270 			break;
    271 	if (i == ioasic_ndevs)
    272 		panic("ioasic_intr_disestablish: invalid cookie.");
    273 
    274 	imsk = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK);
    275 	imsk &= ~ioasic_devs[i].iad_intrbits;
    276 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_IMSK, imsk);
    277 
    278 	ioasicintrs[dev].iai_func = ioasic_intrnull;
    279 	ioasicintrs[dev].iai_arg = (void *)dev;
    280 }
    281 
    282 int
    283 ioasic_intrnull(val)
    284 	void *val;
    285 {
    286 
    287 	panic("ioasic_intrnull: uncaught IOASIC intr for cookie %ld\n",
    288 	    (u_long)val);
    289 }
    290 
    291 /*
    292  * ASIC interrupt handler.
    293  */
    294 int
    295 ioasic_intr(val)
    296 	void *val;
    297 {
    298 	register struct ioasic_softc *sc = val;
    299 	register int ifound;
    300 	int gifound;
    301 	u_int32_t sir;
    302 
    303 	gifound = 0;
    304 	do {
    305 		ifound = 0;
    306 		tc_syncbus();
    307 
    308 		sir = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_INTR);
    309 
    310 #ifdef EVCNT_COUNTERS
    311 	/* No interrupt counting via evcnt counters */
    312 	XXX BREAK HERE XXX
    313 #else /* !EVCNT_COUNTERS */
    314 #define	INCRINTRCNT(slot)	intrcnt[INTRCNT_IOASIC + slot]++
    315 #endif /* EVCNT_COUNTERS */
    316 
    317 		/* XXX DUPLICATION OF INTERRUPT BIT INFORMATION... */
    318 #define	CHECKINTR(slot, bits)						\
    319 		if (sir & bits) {					\
    320 			ifound = 1;					\
    321 			INCRINTRCNT(slot);				\
    322 			(*ioasicintrs[slot].iai_func)			\
    323 			    (ioasicintrs[slot].iai_arg);		\
    324 		}
    325 		CHECKINTR(IOASIC_DEV_SCC0, IOASIC_INTR_SCC_0);
    326 		CHECKINTR(IOASIC_DEV_SCC1, IOASIC_INTR_SCC_1);
    327 		CHECKINTR(IOASIC_DEV_LANCE, IOASIC_INTR_LANCE);
    328 		CHECKINTR(IOASIC_DEV_ISDN, IOASIC_INTR_ISDN);
    329 
    330 		gifound |= ifound;
    331 	} while (ifound);
    332 
    333 	return (gifound);
    334 }
    335