tc_3000_300.c revision 1.10 1 1.10 cgd /* $NetBSD: tc_3000_300.c,v 1.10 1996/07/14 04:06:27 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.6 cgd * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.1 cgd
30 1.1 cgd #include <sys/param.h>
31 1.9 cgd #include <sys/systm.h>
32 1.1 cgd #include <sys/device.h>
33 1.1 cgd
34 1.1 cgd #include <machine/autoconf.h>
35 1.1 cgd #include <machine/pte.h>
36 1.8 cgd #ifndef EVCNT_COUNTERS
37 1.8 cgd #include <machine/intrcnt.h>
38 1.8 cgd #endif
39 1.1 cgd
40 1.4 cgd #include <dev/tc/tcvar.h>
41 1.4 cgd #include <alpha/tc/tc_conf.h>
42 1.1 cgd #include <alpha/tc/tc_3000_300.h>
43 1.5 cgd #include <alpha/tc/ioasicreg.h>
44 1.1 cgd
45 1.1 cgd void tc_3000_300_intr_setup __P((void));
46 1.4 cgd void tc_3000_300_intr_establish __P((struct device *, void *,
47 1.4 cgd tc_intrlevel_t, int (*)(void *), void *));
48 1.4 cgd void tc_3000_300_intr_disestablish __P((struct device *, void *));
49 1.10 cgd void tc_3000_300_iointr __P((void *, unsigned long));
50 1.1 cgd
51 1.4 cgd int tc_3000_300_intrnull __P((void *));
52 1.4 cgd
53 1.4 cgd #define C(x) ((void *)(u_long)x)
54 1.9 cgd #define KV(x) (ALPHA_PHYS_TO_K0SEG(x))
55 1.1 cgd
56 1.5 cgd /*
57 1.5 cgd * We have to read and modify the IOASIC registers directly, because
58 1.5 cgd * the TC option slot interrupt request and mask bits are stored there,
59 1.5 cgd * and the ioasic code isn't initted when we need to frob some interrupt
60 1.5 cgd * bits.
61 1.5 cgd */
62 1.5 cgd #define DEC_3000_300_IOASIC_ADDR KV(0x1a0000000)
63 1.5 cgd
64 1.4 cgd struct tc_slotdesc tc_3000_300_slots[] = {
65 1.4 cgd { KV(0x100000000), C(TC_3000_300_DEV_OPT0), }, /* 0 - opt slot 0 */
66 1.4 cgd { KV(0x120000000), C(TC_3000_300_DEV_OPT1), }, /* 1 - opt slot 1 */
67 1.4 cgd { KV(0x180000000), C(TC_3000_300_DEV_BOGUS), }, /* 2 - TCDS ASIC */
68 1.4 cgd { KV(0x1a0000000), C(TC_3000_300_DEV_BOGUS), }, /* 3 - IOCTL ASIC */
69 1.4 cgd { KV(0x1c0000000), C(TC_3000_300_DEV_CXTURBO), }, /* 4 - CXTurbo */
70 1.1 cgd };
71 1.4 cgd int tc_3000_300_nslots =
72 1.4 cgd sizeof(tc_3000_300_slots) / sizeof(tc_3000_300_slots[0]);
73 1.1 cgd
74 1.4 cgd struct tc_builtin tc_3000_300_builtins[] = {
75 1.4 cgd { "PMAGB-BA", 4, 0x02000000, C(TC_3000_300_DEV_CXTURBO), },
76 1.4 cgd { "FLAMG-IO", 3, 0x00000000, C(TC_3000_300_DEV_IOASIC), },
77 1.4 cgd { "PMAZ-DS ", 2, 0x00000000, C(TC_3000_300_DEV_TCDS), },
78 1.1 cgd };
79 1.4 cgd int tc_3000_300_nbuiltins =
80 1.4 cgd sizeof(tc_3000_300_builtins) / sizeof(tc_3000_300_builtins[0]);
81 1.1 cgd
82 1.4 cgd struct tcintr {
83 1.4 cgd int (*tci_func) __P((void *));
84 1.4 cgd void *tci_arg;
85 1.4 cgd } tc_3000_300_intr[TC_3000_300_NCOOKIES];
86 1.4 cgd
87 1.1 cgd void
88 1.1 cgd tc_3000_300_intr_setup()
89 1.1 cgd {
90 1.5 cgd volatile u_int32_t *imskp;
91 1.4 cgd u_long i;
92 1.1 cgd
93 1.4 cgd /*
94 1.5 cgd * Disable all interrupts that we can (can't disable builtins).
95 1.4 cgd */
96 1.5 cgd imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
97 1.5 cgd *imskp &= ~(IOASIC_INTR_300_OPT0 | IOASIC_INTR_300_OPT1);
98 1.4 cgd
99 1.4 cgd /*
100 1.4 cgd * Set up interrupt handlers.
101 1.4 cgd */
102 1.4 cgd for (i = 0; i < TC_3000_300_NCOOKIES; i++) {
103 1.4 cgd tc_3000_300_intr[i].tci_func = tc_3000_300_intrnull;
104 1.4 cgd tc_3000_300_intr[i].tci_arg = (void *)i;
105 1.2 cgd }
106 1.1 cgd }
107 1.1 cgd
108 1.1 cgd void
109 1.4 cgd tc_3000_300_intr_establish(tcadev, cookie, level, func, arg)
110 1.4 cgd struct device *tcadev;
111 1.4 cgd void *cookie, *arg;
112 1.4 cgd tc_intrlevel_t level;
113 1.4 cgd int (*func) __P((void *));
114 1.1 cgd {
115 1.5 cgd volatile u_int32_t *imskp;
116 1.4 cgd u_long dev = (u_long)cookie;
117 1.1 cgd
118 1.1 cgd #ifdef DIAGNOSTIC
119 1.4 cgd /* XXX bounds-check cookie. */
120 1.1 cgd #endif
121 1.1 cgd
122 1.4 cgd if (tc_3000_300_intr[dev].tci_func != tc_3000_300_intrnull)
123 1.4 cgd panic("tc_3000_300_intr_establish: cookie %d twice", dev);
124 1.1 cgd
125 1.4 cgd tc_3000_300_intr[dev].tci_func = func;
126 1.4 cgd tc_3000_300_intr[dev].tci_arg = arg;
127 1.1 cgd
128 1.5 cgd imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
129 1.4 cgd switch (dev) {
130 1.4 cgd case TC_3000_300_DEV_OPT0:
131 1.5 cgd *imskp |= IOASIC_INTR_300_OPT0;
132 1.4 cgd break;
133 1.4 cgd case TC_3000_300_DEV_OPT1:
134 1.5 cgd *imskp |= IOASIC_INTR_300_OPT1;
135 1.4 cgd break;
136 1.4 cgd default:
137 1.4 cgd /* interrupts for builtins always enabled */
138 1.4 cgd break;
139 1.4 cgd }
140 1.1 cgd }
141 1.1 cgd
142 1.1 cgd void
143 1.4 cgd tc_3000_300_intr_disestablish(tcadev, cookie)
144 1.4 cgd struct device *tcadev;
145 1.4 cgd void *cookie;
146 1.1 cgd {
147 1.5 cgd volatile u_int32_t *imskp;
148 1.4 cgd u_long dev = (u_long)cookie;
149 1.1 cgd
150 1.1 cgd #ifdef DIAGNOSTIC
151 1.4 cgd /* XXX bounds-check cookie. */
152 1.1 cgd #endif
153 1.1 cgd
154 1.4 cgd if (tc_3000_300_intr[dev].tci_func == tc_3000_300_intrnull)
155 1.4 cgd panic("tc_3000_300_intr_disestablish: cookie %d bad intr",
156 1.1 cgd dev);
157 1.1 cgd
158 1.5 cgd imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
159 1.4 cgd switch (dev) {
160 1.4 cgd case TC_3000_300_DEV_OPT0:
161 1.5 cgd *imskp &= ~IOASIC_INTR_300_OPT0;
162 1.4 cgd break;
163 1.4 cgd case TC_3000_300_DEV_OPT1:
164 1.5 cgd *imskp &= ~IOASIC_INTR_300_OPT1;
165 1.4 cgd break;
166 1.4 cgd default:
167 1.4 cgd /* interrupts for builtins always enabled */
168 1.4 cgd break;
169 1.4 cgd }
170 1.1 cgd
171 1.4 cgd tc_3000_300_intr[dev].tci_func = tc_3000_300_intrnull;
172 1.4 cgd tc_3000_300_intr[dev].tci_arg = (void *)dev;
173 1.4 cgd }
174 1.4 cgd
175 1.4 cgd int
176 1.4 cgd tc_3000_300_intrnull(val)
177 1.4 cgd void *val;
178 1.4 cgd {
179 1.4 cgd
180 1.4 cgd panic("tc_3000_300_intrnull: uncaught TC intr for cookie %ld\n",
181 1.4 cgd (u_long)val);
182 1.1 cgd }
183 1.1 cgd
184 1.1 cgd void
185 1.1 cgd tc_3000_300_iointr(framep, vec)
186 1.2 cgd void *framep;
187 1.10 cgd unsigned long vec;
188 1.1 cgd {
189 1.7 cgd u_int32_t tcir, ioasicir, ioasicimr;
190 1.9 cgd int ifound;
191 1.1 cgd
192 1.1 cgd #ifdef DIAGNOSTIC
193 1.1 cgd int s;
194 1.1 cgd if (vec != 0x800)
195 1.10 cgd panic("INVALID ASSUMPTION: vec 0x%lx, not 0x800", vec);
196 1.1 cgd s = splhigh();
197 1.9 cgd if (s != ALPHA_PSL_IPL_IO)
198 1.9 cgd panic("INVALID ASSUMPTION: IPL %d, not %d", s,
199 1.9 cgd ALPHA_PSL_IPL_IO);
200 1.1 cgd splx(s);
201 1.1 cgd #endif
202 1.1 cgd
203 1.1 cgd do {
204 1.4 cgd tc_syncbus();
205 1.2 cgd
206 1.2 cgd /* find out what interrupts/errors occurred */
207 1.5 cgd tcir = *(volatile u_int32_t *)TC_3000_300_IR;
208 1.5 cgd ioasicir = *(volatile u_int32_t *)
209 1.5 cgd IOASIC_REG_INTR(DEC_3000_300_IOASIC_ADDR);
210 1.7 cgd ioasicimr = *(volatile u_int32_t *)
211 1.7 cgd IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
212 1.4 cgd tc_mb();
213 1.2 cgd
214 1.7 cgd /* Ignore interrupts that aren't enabled out. */
215 1.7 cgd ioasicir &= ioasicimr;
216 1.7 cgd
217 1.2 cgd /* clear the interrupts/errors we found. */
218 1.5 cgd *(volatile u_int32_t *)TC_3000_300_IR = tcir;
219 1.4 cgd /* XXX can't clear TC option slot interrupts here? */
220 1.4 cgd tc_wmb();
221 1.1 cgd
222 1.1 cgd ifound = 0;
223 1.8 cgd
224 1.8 cgd #ifdef EVCNT_COUNTERS
225 1.8 cgd /* No interrupt counting via evcnt counters */
226 1.8 cgd XXX BREAK HERE XXX
227 1.8 cgd #else /* !EVCNT_COUNTERS */
228 1.8 cgd #define INCRINTRCNT(slot) intrcnt[INTRCNT_KN16 + slot]++
229 1.8 cgd #endif /* EVCNT_COUNTERS */
230 1.8 cgd
231 1.4 cgd #define CHECKINTR(slot, flag) \
232 1.8 cgd if (flag) { \
233 1.1 cgd ifound = 1; \
234 1.8 cgd INCRINTRCNT(slot); \
235 1.4 cgd (*tc_3000_300_intr[slot].tci_func) \
236 1.4 cgd (tc_3000_300_intr[slot].tci_arg); \
237 1.1 cgd }
238 1.1 cgd /* Do them in order of priority; highest slot # first. */
239 1.5 cgd CHECKINTR(TC_3000_300_DEV_CXTURBO,
240 1.5 cgd tcir & TC_3000_300_IR_CXTURBO);
241 1.8 cgd CHECKINTR(TC_3000_300_DEV_IOASIC,
242 1.8 cgd (tcir & TC_3000_300_IR_IOASIC) &&
243 1.8 cgd (ioasicir & ~(IOASIC_INTR_300_OPT1|IOASIC_INTR_300_OPT0)));
244 1.5 cgd CHECKINTR(TC_3000_300_DEV_TCDS, tcir & TC_3000_300_IR_TCDS);
245 1.5 cgd CHECKINTR(TC_3000_300_DEV_OPT1,
246 1.7 cgd ioasicir & IOASIC_INTR_300_OPT1);
247 1.7 cgd CHECKINTR(TC_3000_300_DEV_OPT0,
248 1.5 cgd ioasicir & IOASIC_INTR_300_OPT0);
249 1.1 cgd #undef CHECKINTR
250 1.1 cgd
251 1.1 cgd #ifdef DIAGNOSTIC
252 1.1 cgd #define PRINTINTR(msg, bits) \
253 1.5 cgd if (tcir & bits) \
254 1.1 cgd printf(msg);
255 1.1 cgd PRINTINTR("BCache tag parity error\n",
256 1.1 cgd TC_3000_300_IR_BCTAGPARITY);
257 1.1 cgd PRINTINTR("TC overrun error\n", TC_3000_300_IR_TCOVERRUN);
258 1.1 cgd PRINTINTR("TC I/O timeout\n", TC_3000_300_IR_TCTIMEOUT);
259 1.1 cgd PRINTINTR("Bcache parity error\n",
260 1.1 cgd TC_3000_300_IR_BCACHEPARITY);
261 1.1 cgd PRINTINTR("Memory parity error\n", TC_3000_300_IR_MEMPARITY);
262 1.1 cgd #undef PRINTINTR
263 1.1 cgd #endif
264 1.1 cgd } while (ifound);
265 1.1 cgd }
266