Home | History | Annotate | Line # | Download | only in tc
tc_3000_300.c revision 1.8
      1  1.8  cgd /*	$NetBSD: tc_3000_300.c,v 1.8 1996/06/05 00:30:53 cgd Exp $	*/
      2  1.1  cgd 
      3  1.1  cgd /*
      4  1.6  cgd  * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
      5  1.1  cgd  * All rights reserved.
      6  1.1  cgd  *
      7  1.1  cgd  * Author: Chris G. Demetriou
      8  1.1  cgd  *
      9  1.1  cgd  * Permission to use, copy, modify and distribute this software and
     10  1.1  cgd  * its documentation is hereby granted, provided that both the copyright
     11  1.1  cgd  * notice and this permission notice appear in all copies of the
     12  1.1  cgd  * software, derivative works or modified versions, and any portions
     13  1.1  cgd  * thereof, and that both notices appear in supporting documentation.
     14  1.1  cgd  *
     15  1.1  cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.1  cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  1.1  cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.1  cgd  *
     19  1.1  cgd  * Carnegie Mellon requests users of this software to return to
     20  1.1  cgd  *
     21  1.1  cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  1.1  cgd  *  School of Computer Science
     23  1.1  cgd  *  Carnegie Mellon University
     24  1.1  cgd  *  Pittsburgh PA 15213-3890
     25  1.1  cgd  *
     26  1.1  cgd  * any improvements or extensions that they make and grant Carnegie the
     27  1.1  cgd  * rights to redistribute these changes.
     28  1.1  cgd  */
     29  1.1  cgd 
     30  1.1  cgd #include <sys/param.h>
     31  1.1  cgd #include <sys/device.h>
     32  1.1  cgd 
     33  1.1  cgd #include <machine/autoconf.h>
     34  1.1  cgd #include <machine/pte.h>
     35  1.8  cgd #ifndef EVCNT_COUNTERS
     36  1.8  cgd #include <machine/intrcnt.h>
     37  1.8  cgd #endif
     38  1.1  cgd 
     39  1.4  cgd #include <dev/tc/tcvar.h>
     40  1.4  cgd #include <alpha/tc/tc_conf.h>
     41  1.1  cgd #include <alpha/tc/tc_3000_300.h>
     42  1.5  cgd #include <alpha/tc/ioasicreg.h>
     43  1.1  cgd 
     44  1.1  cgd void	tc_3000_300_intr_setup __P((void));
     45  1.4  cgd void	tc_3000_300_intr_establish __P((struct device *, void *,
     46  1.4  cgd 	    tc_intrlevel_t, int (*)(void *), void *));
     47  1.4  cgd void	tc_3000_300_intr_disestablish __P((struct device *, void *));
     48  1.1  cgd void	tc_3000_300_iointr __P((void *, int));
     49  1.1  cgd 
     50  1.4  cgd int	tc_3000_300_intrnull __P((void *));
     51  1.4  cgd 
     52  1.4  cgd #define	C(x)	((void *)(u_long)x)
     53  1.4  cgd #define	KV(x)	(phystok0seg(x))
     54  1.1  cgd 
     55  1.5  cgd /*
     56  1.5  cgd  * We have to read and modify the IOASIC registers directly, because
     57  1.5  cgd  * the TC option slot interrupt request and mask bits are stored there,
     58  1.5  cgd  * and the ioasic code isn't initted when we need to frob some interrupt
     59  1.5  cgd  * bits.
     60  1.5  cgd  */
     61  1.5  cgd #define	DEC_3000_300_IOASIC_ADDR	KV(0x1a0000000)
     62  1.5  cgd 
     63  1.4  cgd struct tc_slotdesc tc_3000_300_slots[] = {
     64  1.4  cgd 	{ KV(0x100000000), C(TC_3000_300_DEV_OPT0), },	/* 0 - opt slot 0 */
     65  1.4  cgd 	{ KV(0x120000000), C(TC_3000_300_DEV_OPT1), },	/* 1 - opt slot 1 */
     66  1.4  cgd 	{ KV(0x180000000), C(TC_3000_300_DEV_BOGUS), },	/* 2 - TCDS ASIC */
     67  1.4  cgd 	{ KV(0x1a0000000), C(TC_3000_300_DEV_BOGUS), },	/* 3 - IOCTL ASIC */
     68  1.4  cgd 	{ KV(0x1c0000000), C(TC_3000_300_DEV_CXTURBO), }, /* 4 - CXTurbo */
     69  1.1  cgd };
     70  1.4  cgd int tc_3000_300_nslots =
     71  1.4  cgd     sizeof(tc_3000_300_slots) / sizeof(tc_3000_300_slots[0]);
     72  1.1  cgd 
     73  1.4  cgd struct tc_builtin tc_3000_300_builtins[] = {
     74  1.4  cgd 	{ "PMAGB-BA",	4, 0x02000000, C(TC_3000_300_DEV_CXTURBO),	},
     75  1.4  cgd 	{ "FLAMG-IO",	3, 0x00000000, C(TC_3000_300_DEV_IOASIC),	},
     76  1.4  cgd 	{ "PMAZ-DS ",	2, 0x00000000, C(TC_3000_300_DEV_TCDS),		},
     77  1.1  cgd };
     78  1.4  cgd int tc_3000_300_nbuiltins =
     79  1.4  cgd     sizeof(tc_3000_300_builtins) / sizeof(tc_3000_300_builtins[0]);
     80  1.1  cgd 
     81  1.4  cgd struct tcintr {
     82  1.4  cgd 	int	(*tci_func) __P((void *));
     83  1.4  cgd 	void	*tci_arg;
     84  1.4  cgd } tc_3000_300_intr[TC_3000_300_NCOOKIES];
     85  1.4  cgd 
     86  1.1  cgd void
     87  1.1  cgd tc_3000_300_intr_setup()
     88  1.1  cgd {
     89  1.5  cgd 	volatile u_int32_t *imskp;
     90  1.4  cgd 	u_long i;
     91  1.1  cgd 
     92  1.4  cgd 	/*
     93  1.5  cgd 	 * Disable all interrupts that we can (can't disable builtins).
     94  1.4  cgd 	 */
     95  1.5  cgd 	imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
     96  1.5  cgd 	*imskp &= ~(IOASIC_INTR_300_OPT0 | IOASIC_INTR_300_OPT1);
     97  1.4  cgd 
     98  1.4  cgd 	/*
     99  1.4  cgd 	 * Set up interrupt handlers.
    100  1.4  cgd 	 */
    101  1.4  cgd 	for (i = 0; i < TC_3000_300_NCOOKIES; i++) {
    102  1.4  cgd                 tc_3000_300_intr[i].tci_func = tc_3000_300_intrnull;
    103  1.4  cgd                 tc_3000_300_intr[i].tci_arg = (void *)i;
    104  1.2  cgd 	}
    105  1.1  cgd }
    106  1.1  cgd 
    107  1.1  cgd void
    108  1.4  cgd tc_3000_300_intr_establish(tcadev, cookie, level, func, arg)
    109  1.4  cgd 	struct device *tcadev;
    110  1.4  cgd 	void *cookie, *arg;
    111  1.4  cgd 	tc_intrlevel_t level;
    112  1.4  cgd 	int (*func) __P((void *));
    113  1.1  cgd {
    114  1.5  cgd 	volatile u_int32_t *imskp;
    115  1.4  cgd 	u_long dev = (u_long)cookie;
    116  1.1  cgd 
    117  1.1  cgd #ifdef DIAGNOSTIC
    118  1.4  cgd 	/* XXX bounds-check cookie. */
    119  1.1  cgd #endif
    120  1.1  cgd 
    121  1.4  cgd 	if (tc_3000_300_intr[dev].tci_func != tc_3000_300_intrnull)
    122  1.4  cgd 		panic("tc_3000_300_intr_establish: cookie %d twice", dev);
    123  1.1  cgd 
    124  1.4  cgd 	tc_3000_300_intr[dev].tci_func = func;
    125  1.4  cgd 	tc_3000_300_intr[dev].tci_arg = arg;
    126  1.1  cgd 
    127  1.5  cgd 	imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
    128  1.4  cgd 	switch (dev) {
    129  1.4  cgd 	case TC_3000_300_DEV_OPT0:
    130  1.5  cgd 		*imskp |= IOASIC_INTR_300_OPT0;
    131  1.4  cgd 		break;
    132  1.4  cgd 	case TC_3000_300_DEV_OPT1:
    133  1.5  cgd 		*imskp |= IOASIC_INTR_300_OPT1;
    134  1.4  cgd 		break;
    135  1.4  cgd 	default:
    136  1.4  cgd 		/* interrupts for builtins always enabled */
    137  1.4  cgd 		break;
    138  1.4  cgd 	}
    139  1.1  cgd }
    140  1.1  cgd 
    141  1.1  cgd void
    142  1.4  cgd tc_3000_300_intr_disestablish(tcadev, cookie)
    143  1.4  cgd 	struct device *tcadev;
    144  1.4  cgd 	void *cookie;
    145  1.1  cgd {
    146  1.5  cgd 	volatile u_int32_t *imskp;
    147  1.4  cgd 	u_long dev = (u_long)cookie;
    148  1.1  cgd 
    149  1.1  cgd #ifdef DIAGNOSTIC
    150  1.4  cgd 	/* XXX bounds-check cookie. */
    151  1.1  cgd #endif
    152  1.1  cgd 
    153  1.4  cgd 	if (tc_3000_300_intr[dev].tci_func == tc_3000_300_intrnull)
    154  1.4  cgd 		panic("tc_3000_300_intr_disestablish: cookie %d bad intr",
    155  1.1  cgd 		    dev);
    156  1.1  cgd 
    157  1.5  cgd 	imskp = (volatile u_int32_t *)IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
    158  1.4  cgd 	switch (dev) {
    159  1.4  cgd 	case TC_3000_300_DEV_OPT0:
    160  1.5  cgd 		*imskp &= ~IOASIC_INTR_300_OPT0;
    161  1.4  cgd 		break;
    162  1.4  cgd 	case TC_3000_300_DEV_OPT1:
    163  1.5  cgd 		*imskp &= ~IOASIC_INTR_300_OPT1;
    164  1.4  cgd 		break;
    165  1.4  cgd 	default:
    166  1.4  cgd 		/* interrupts for builtins always enabled */
    167  1.4  cgd 		break;
    168  1.4  cgd 	}
    169  1.1  cgd 
    170  1.4  cgd 	tc_3000_300_intr[dev].tci_func = tc_3000_300_intrnull;
    171  1.4  cgd 	tc_3000_300_intr[dev].tci_arg = (void *)dev;
    172  1.4  cgd }
    173  1.4  cgd 
    174  1.4  cgd int
    175  1.4  cgd tc_3000_300_intrnull(val)
    176  1.4  cgd 	void *val;
    177  1.4  cgd {
    178  1.4  cgd 
    179  1.4  cgd 	panic("tc_3000_300_intrnull: uncaught TC intr for cookie %ld\n",
    180  1.4  cgd 	    (u_long)val);
    181  1.1  cgd }
    182  1.1  cgd 
    183  1.1  cgd void
    184  1.1  cgd tc_3000_300_iointr(framep, vec)
    185  1.2  cgd 	void *framep;
    186  1.2  cgd 	int vec;
    187  1.1  cgd {
    188  1.7  cgd 	u_int32_t tcir, ioasicir, ioasicimr;
    189  1.4  cgd 	int opt0intr, opt1intr, ifound;
    190  1.1  cgd 
    191  1.1  cgd #ifdef DIAGNOSTIC
    192  1.1  cgd 	int s;
    193  1.1  cgd 	if (vec != 0x800)
    194  1.1  cgd 		panic("INVALID ASSUMPTION: vec %x, not 0x800", vec);
    195  1.1  cgd 	s = splhigh();
    196  1.1  cgd 	if (s != PSL_IPL_IO)
    197  1.1  cgd 		panic("INVALID ASSUMPTION: IPL %d, not %d", s, PSL_IPL_IO);
    198  1.1  cgd 	splx(s);
    199  1.1  cgd #endif
    200  1.1  cgd 
    201  1.1  cgd 	do {
    202  1.4  cgd 		tc_syncbus();
    203  1.2  cgd 
    204  1.2  cgd 		/* find out what interrupts/errors occurred */
    205  1.5  cgd 		tcir = *(volatile u_int32_t *)TC_3000_300_IR;
    206  1.5  cgd 		ioasicir = *(volatile u_int32_t *)
    207  1.5  cgd 		    IOASIC_REG_INTR(DEC_3000_300_IOASIC_ADDR);
    208  1.7  cgd 		ioasicimr = *(volatile u_int32_t *)
    209  1.7  cgd 		    IOASIC_REG_IMSK(DEC_3000_300_IOASIC_ADDR);
    210  1.4  cgd 		tc_mb();
    211  1.2  cgd 
    212  1.7  cgd 		/* Ignore interrupts that aren't enabled out. */
    213  1.7  cgd 		ioasicir &= ioasicimr;
    214  1.7  cgd 
    215  1.2  cgd 		/* clear the interrupts/errors we found. */
    216  1.5  cgd 		*(volatile u_int32_t *)TC_3000_300_IR = tcir;
    217  1.4  cgd 		/* XXX can't clear TC option slot interrupts here? */
    218  1.4  cgd 		tc_wmb();
    219  1.1  cgd 
    220  1.1  cgd 		ifound = 0;
    221  1.8  cgd 
    222  1.8  cgd #ifdef EVCNT_COUNTERS
    223  1.8  cgd 	/* No interrupt counting via evcnt counters */
    224  1.8  cgd 	XXX BREAK HERE XXX
    225  1.8  cgd #else /* !EVCNT_COUNTERS */
    226  1.8  cgd #define	INCRINTRCNT(slot)	intrcnt[INTRCNT_KN16 + slot]++
    227  1.8  cgd #endif /* EVCNT_COUNTERS */
    228  1.8  cgd 
    229  1.4  cgd #define	CHECKINTR(slot, flag)						\
    230  1.8  cgd 		if (flag) {						\
    231  1.1  cgd 			ifound = 1;					\
    232  1.8  cgd 			INCRINTRCNT(slot);				\
    233  1.4  cgd 			(*tc_3000_300_intr[slot].tci_func)		\
    234  1.4  cgd 			    (tc_3000_300_intr[slot].tci_arg);		\
    235  1.1  cgd 		}
    236  1.1  cgd 		/* Do them in order of priority; highest slot # first. */
    237  1.5  cgd 		CHECKINTR(TC_3000_300_DEV_CXTURBO,
    238  1.5  cgd 		    tcir & TC_3000_300_IR_CXTURBO);
    239  1.8  cgd 		CHECKINTR(TC_3000_300_DEV_IOASIC,
    240  1.8  cgd 		    (tcir & TC_3000_300_IR_IOASIC) &&
    241  1.8  cgd 	            (ioasicir & ~(IOASIC_INTR_300_OPT1|IOASIC_INTR_300_OPT0)));
    242  1.5  cgd 		CHECKINTR(TC_3000_300_DEV_TCDS, tcir & TC_3000_300_IR_TCDS);
    243  1.5  cgd 		CHECKINTR(TC_3000_300_DEV_OPT1,
    244  1.7  cgd 		    ioasicir & IOASIC_INTR_300_OPT1);
    245  1.7  cgd 		CHECKINTR(TC_3000_300_DEV_OPT0,
    246  1.5  cgd 		    ioasicir & IOASIC_INTR_300_OPT0);
    247  1.1  cgd #undef CHECKINTR
    248  1.1  cgd 
    249  1.1  cgd #ifdef DIAGNOSTIC
    250  1.1  cgd #define PRINTINTR(msg, bits)						\
    251  1.5  cgd 	if (tcir & bits)						\
    252  1.1  cgd 		printf(msg);
    253  1.1  cgd 		PRINTINTR("BCache tag parity error\n",
    254  1.1  cgd 		    TC_3000_300_IR_BCTAGPARITY);
    255  1.1  cgd 		PRINTINTR("TC overrun error\n", TC_3000_300_IR_TCOVERRUN);
    256  1.1  cgd 		PRINTINTR("TC I/O timeout\n", TC_3000_300_IR_TCTIMEOUT);
    257  1.1  cgd 		PRINTINTR("Bcache parity error\n",
    258  1.1  cgd 		    TC_3000_300_IR_BCACHEPARITY);
    259  1.1  cgd 		PRINTINTR("Memory parity error\n", TC_3000_300_IR_MEMPARITY);
    260  1.1  cgd #undef PRINTINTR
    261  1.1  cgd #endif
    262  1.1  cgd 	} while (ifound);
    263  1.1  cgd }
    264