tc_3000_500.c revision 1.38 1 1.38 thorpej /* $NetBSD: tc_3000_500.c,v 1.38 2021/05/07 16:58:34 thorpej Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.7 cgd * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.31 matt *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.31 matt *
15 1.31 matt * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.31 matt * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.31 matt *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.13 cgd
30 1.14 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
31 1.14 cgd
32 1.38 thorpej __KERNEL_RCSID(0, "$NetBSD: tc_3000_500.c,v 1.38 2021/05/07 16:58:34 thorpej Exp $");
33 1.1 cgd
34 1.1 cgd #include <sys/param.h>
35 1.8 cgd #include <sys/systm.h>
36 1.1 cgd #include <sys/device.h>
37 1.37 thorpej #include <sys/kmem.h>
38 1.36 thorpej #include <sys/cpu.h>
39 1.1 cgd
40 1.1 cgd #include <machine/autoconf.h>
41 1.1 cgd #include <machine/pte.h>
42 1.16 briggs #include <machine/rpb.h>
43 1.1 cgd
44 1.3 cgd #include <dev/tc/tcvar.h>
45 1.3 cgd #include <alpha/tc/tc_conf.h>
46 1.1 cgd #include <alpha/tc/tc_3000_500.h>
47 1.17 briggs
48 1.19 drochner #include "wsdisplay.h"
49 1.17 briggs #include "sfb.h"
50 1.17 briggs
51 1.17 briggs #if NSFB > 0
52 1.26 dsl extern int sfb_cnattach(tc_addr_t);
53 1.17 briggs #endif
54 1.1 cgd
55 1.38 thorpej static int tc_3000_500_intrnull(void *);
56 1.3 cgd
57 1.3 cgd #define C(x) ((void *)(u_long)x)
58 1.8 cgd #define KV(x) (ALPHA_PHYS_TO_K0SEG(x))
59 1.3 cgd
60 1.38 thorpej const struct tc_slotdesc tc_3000_500_slots[] = {
61 1.3 cgd { KV(0x100000000), C(TC_3000_500_DEV_OPT0), }, /* 0 - opt slot 0 */
62 1.3 cgd { KV(0x120000000), C(TC_3000_500_DEV_OPT1), }, /* 1 - opt slot 1 */
63 1.3 cgd { KV(0x140000000), C(TC_3000_500_DEV_OPT2), }, /* 2 - opt slot 2 */
64 1.3 cgd { KV(0x160000000), C(TC_3000_500_DEV_OPT3), }, /* 3 - opt slot 3 */
65 1.3 cgd { KV(0x180000000), C(TC_3000_500_DEV_OPT4), }, /* 4 - opt slot 4 */
66 1.3 cgd { KV(0x1a0000000), C(TC_3000_500_DEV_OPT5), }, /* 5 - opt slot 5 */
67 1.3 cgd { KV(0x1c0000000), C(TC_3000_500_DEV_BOGUS), }, /* 6 - TCDS ASIC */
68 1.3 cgd { KV(0x1e0000000), C(TC_3000_500_DEV_BOGUS), }, /* 7 - IOCTL ASIC */
69 1.1 cgd };
70 1.38 thorpej const int tc_3000_500_nslots = __arraycount(tc_3000_500_slots);
71 1.1 cgd
72 1.38 thorpej const struct tc_builtin tc_3000_500_graphics_builtins[] = {
73 1.3 cgd { "FLAMG-IO", 7, 0x00000000, C(TC_3000_500_DEV_IOASIC), },
74 1.3 cgd { "PMAGB-BA", 7, 0x02000000, C(TC_3000_500_DEV_CXTURBO), },
75 1.3 cgd { "PMAZ-DS ", 6, 0x00000000, C(TC_3000_500_DEV_TCDS), },
76 1.1 cgd };
77 1.38 thorpej const int tc_3000_500_graphics_nbuiltins =
78 1.38 thorpej __arraycount(tc_3000_500_graphics_builtins);
79 1.12 cgd
80 1.38 thorpej const struct tc_builtin tc_3000_500_nographics_builtins[] = {
81 1.12 cgd { "FLAMG-IO", 7, 0x00000000, C(TC_3000_500_DEV_IOASIC), },
82 1.12 cgd { "PMAZ-DS ", 6, 0x00000000, C(TC_3000_500_DEV_TCDS), },
83 1.12 cgd };
84 1.38 thorpej const int tc_3000_500_nographics_nbuiltins =
85 1.38 thorpej __arraycount(tc_3000_500_nographics_builtins);
86 1.1 cgd
87 1.38 thorpej static const uint32_t tc_3000_500_intrbits[TC_3000_500_NCOOKIES] = {
88 1.3 cgd TC_3000_500_IR_OPT0,
89 1.3 cgd TC_3000_500_IR_OPT1,
90 1.3 cgd TC_3000_500_IR_OPT2,
91 1.3 cgd TC_3000_500_IR_OPT3,
92 1.3 cgd TC_3000_500_IR_OPT4,
93 1.3 cgd TC_3000_500_IR_OPT5,
94 1.3 cgd TC_3000_500_IR_TCDS,
95 1.3 cgd TC_3000_500_IR_IOASIC,
96 1.3 cgd TC_3000_500_IR_CXTURBO,
97 1.1 cgd };
98 1.1 cgd
99 1.38 thorpej static struct tcintr {
100 1.26 dsl int (*tci_func)(void *);
101 1.3 cgd void *tci_arg;
102 1.23 thorpej struct evcnt tci_evcnt;
103 1.3 cgd } tc_3000_500_intr[TC_3000_500_NCOOKIES];
104 1.1 cgd
105 1.38 thorpej static uint32_t tc_3000_500_imask; /* intrs we want to ignore; mirrors IMR. */
106 1.5 cgd
107 1.1 cgd void
108 1.31 matt tc_3000_500_intr_setup(void)
109 1.1 cgd {
110 1.23 thorpej char *cp;
111 1.3 cgd u_long i;
112 1.1 cgd
113 1.3 cgd /*
114 1.4 cgd * Disable all slot interrupts. Note that this cannot
115 1.4 cgd * actually disable CXTurbo, TCDS, and IOASIC interrupts.
116 1.3 cgd */
117 1.31 matt tc_3000_500_imask = *(volatile uint32_t *)TC_3000_500_IMR_READ;
118 1.3 cgd for (i = 0; i < TC_3000_500_NCOOKIES; i++)
119 1.5 cgd tc_3000_500_imask |= tc_3000_500_intrbits[i];
120 1.31 matt *(volatile uint32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
121 1.3 cgd tc_mb();
122 1.1 cgd
123 1.31 matt /*
124 1.3 cgd * Set up interrupt handlers.
125 1.1 cgd */
126 1.31 matt for (i = 0; i < TC_3000_500_NCOOKIES; i++) {
127 1.3 cgd tc_3000_500_intr[i].tci_func = tc_3000_500_intrnull;
128 1.3 cgd tc_3000_500_intr[i].tci_arg = (void *)i;
129 1.23 thorpej
130 1.37 thorpej cp = kmem_asprintf("slot %lu", i);
131 1.23 thorpej evcnt_attach_dynamic(&tc_3000_500_intr[i].tci_evcnt,
132 1.23 thorpej EVCNT_TYPE_INTR, NULL, "tc", cp);
133 1.31 matt }
134 1.22 cgd }
135 1.22 cgd
136 1.22 cgd const struct evcnt *
137 1.30 matt tc_3000_500_intr_evcnt(device_t tcadev, void *cookie)
138 1.22 cgd {
139 1.23 thorpej u_long dev = (u_long)cookie;
140 1.23 thorpej
141 1.23 thorpej #ifdef DIAGNOSTIC
142 1.23 thorpej /* XXX bounds-check cookie. */
143 1.23 thorpej #endif
144 1.22 cgd
145 1.23 thorpej return (&tc_3000_500_intr[dev].tci_evcnt);
146 1.1 cgd }
147 1.1 cgd
148 1.1 cgd void
149 1.30 matt tc_3000_500_intr_establish(device_t tcadev, void *cookie, tc_intrlevel_t level, int (*func)(void *), void *arg)
150 1.1 cgd {
151 1.3 cgd u_long dev = (u_long)cookie;
152 1.1 cgd
153 1.1 cgd #ifdef DIAGNOSTIC
154 1.3 cgd /* XXX bounds-check cookie. */
155 1.1 cgd #endif
156 1.1 cgd
157 1.3 cgd if (tc_3000_500_intr[dev].tci_func != tc_3000_500_intrnull)
158 1.18 thorpej panic("tc_3000_500_intr_establish: cookie %lu twice", dev);
159 1.1 cgd
160 1.36 thorpej const int s = splhigh();
161 1.36 thorpej
162 1.36 thorpej /* All TC systems are uniprocessors. */
163 1.36 thorpej KASSERT(CPU_IS_PRIMARY(curcpu()));
164 1.36 thorpej KASSERT(ncpu == 1);
165 1.36 thorpej curcpu()->ci_nintrhand++;
166 1.36 thorpej
167 1.3 cgd tc_3000_500_intr[dev].tci_func = func;
168 1.3 cgd tc_3000_500_intr[dev].tci_arg = arg;
169 1.1 cgd
170 1.36 thorpej splx(s);
171 1.36 thorpej
172 1.5 cgd tc_3000_500_imask &= ~tc_3000_500_intrbits[dev];
173 1.31 matt *(volatile uint32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
174 1.3 cgd tc_mb();
175 1.1 cgd }
176 1.1 cgd
177 1.1 cgd void
178 1.30 matt tc_3000_500_intr_disestablish(device_t tcadev, void *cookie)
179 1.1 cgd {
180 1.3 cgd u_long dev = (u_long)cookie;
181 1.1 cgd
182 1.1 cgd #ifdef DIAGNOSTIC
183 1.3 cgd /* XXX bounds-check cookie. */
184 1.1 cgd #endif
185 1.1 cgd
186 1.3 cgd if (tc_3000_500_intr[dev].tci_func == tc_3000_500_intrnull)
187 1.18 thorpej panic("tc_3000_500_intr_disestablish: cookie %lu bad intr",
188 1.1 cgd dev);
189 1.1 cgd
190 1.5 cgd tc_3000_500_imask |= tc_3000_500_intrbits[dev];
191 1.31 matt *(volatile uint32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
192 1.3 cgd tc_mb();
193 1.3 cgd
194 1.36 thorpej const int s = splhigh();
195 1.36 thorpej
196 1.36 thorpej curcpu()->ci_nintrhand--;
197 1.36 thorpej
198 1.3 cgd tc_3000_500_intr[dev].tci_func = tc_3000_500_intrnull;
199 1.3 cgd tc_3000_500_intr[dev].tci_arg = (void *)dev;
200 1.36 thorpej
201 1.36 thorpej splx(s);
202 1.3 cgd }
203 1.3 cgd
204 1.38 thorpej static int
205 1.27 dsl tc_3000_500_intrnull(void *val)
206 1.3 cgd {
207 1.1 cgd
208 1.25 provos panic("tc_3000_500_intrnull: uncaught TC intr for cookie %ld",
209 1.3 cgd (u_long)val);
210 1.1 cgd }
211 1.1 cgd
212 1.1 cgd void
213 1.27 dsl tc_3000_500_iointr(void *arg, unsigned long vec)
214 1.1 cgd {
215 1.31 matt uint32_t ir;
216 1.1 cgd int ifound;
217 1.1 cgd
218 1.35 thorpej KERNEL_LOCK(1, NULL);
219 1.35 thorpej
220 1.1 cgd #ifdef DIAGNOSTIC
221 1.1 cgd int s;
222 1.1 cgd if (vec != 0x800)
223 1.9 cgd panic("INVALID ASSUMPTION: vec 0x%lx, not 0x800", vec);
224 1.1 cgd s = splhigh();
225 1.34 thorpej if (s != ALPHA_PSL_IPL_IO_HI)
226 1.8 cgd panic("INVALID ASSUMPTION: IPL %d, not %d", s,
227 1.34 thorpej ALPHA_PSL_IPL_IO_HI);
228 1.1 cgd splx(s);
229 1.1 cgd #endif
230 1.1 cgd
231 1.1 cgd do {
232 1.3 cgd tc_syncbus();
233 1.31 matt ir = *(volatile uint32_t *)TC_3000_500_IR_CLEAR;
234 1.4 cgd
235 1.4 cgd /* Ignore interrupts that we haven't enabled. */
236 1.5 cgd ir &= ~(tc_3000_500_imask & 0x1ff);
237 1.1 cgd
238 1.1 cgd ifound = 0;
239 1.6 cgd
240 1.23 thorpej #define INCRINTRCNT(slot) tc_3000_500_intr[slot].tci_evcnt.ev_count++
241 1.6 cgd
242 1.3 cgd #define CHECKINTR(slot) \
243 1.3 cgd if (ir & tc_3000_500_intrbits[slot]) { \
244 1.1 cgd ifound = 1; \
245 1.6 cgd INCRINTRCNT(slot); \
246 1.3 cgd (*tc_3000_500_intr[slot].tci_func) \
247 1.3 cgd (tc_3000_500_intr[slot].tci_arg); \
248 1.1 cgd }
249 1.1 cgd /* Do them in order of priority; highest slot # first. */
250 1.3 cgd CHECKINTR(TC_3000_500_DEV_CXTURBO);
251 1.3 cgd CHECKINTR(TC_3000_500_DEV_IOASIC);
252 1.3 cgd CHECKINTR(TC_3000_500_DEV_TCDS);
253 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT5);
254 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT4);
255 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT3);
256 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT2);
257 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT1);
258 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT0);
259 1.1 cgd #undef CHECKINTR
260 1.1 cgd
261 1.1 cgd #ifdef DIAGNOSTIC
262 1.1 cgd #define PRINTINTR(msg, bits) \
263 1.1 cgd if (ir & bits) \
264 1.11 christos printf(msg);
265 1.1 cgd PRINTINTR("Second error occurred\n", TC_3000_500_IR_ERR2);
266 1.1 cgd PRINTINTR("DMA buffer error\n", TC_3000_500_IR_DMABE);
267 1.1 cgd PRINTINTR("DMA cross 2K boundary\n", TC_3000_500_IR_DMA2K);
268 1.1 cgd PRINTINTR("TC reset in progress\n", TC_3000_500_IR_TCRESET);
269 1.1 cgd PRINTINTR("TC parity error\n", TC_3000_500_IR_TCPAR);
270 1.1 cgd PRINTINTR("DMA tag error\n", TC_3000_500_IR_DMATAG);
271 1.1 cgd PRINTINTR("Single-bit error\n", TC_3000_500_IR_DMASBE);
272 1.1 cgd PRINTINTR("Double-bit error\n", TC_3000_500_IR_DMADBE);
273 1.1 cgd PRINTINTR("TC I/O timeout\n", TC_3000_500_IR_TCTIMEOUT);
274 1.1 cgd PRINTINTR("DMA block too long\n", TC_3000_500_IR_DMABLOCK);
275 1.1 cgd PRINTINTR("Invalid I/O address\n", TC_3000_500_IR_IOADDR);
276 1.1 cgd PRINTINTR("DMA scatter/gather invalid\n", TC_3000_500_IR_DMASG);
277 1.1 cgd PRINTINTR("Scatter/gather parity error\n",
278 1.1 cgd TC_3000_500_IR_SGPAR);
279 1.1 cgd #undef PRINTINTR
280 1.1 cgd #endif
281 1.1 cgd } while (ifound);
282 1.35 thorpej
283 1.35 thorpej KERNEL_UNLOCK_ONE(NULL);
284 1.16 briggs }
285 1.16 briggs
286 1.19 drochner #if NWSDISPLAY > 0
287 1.16 briggs /*
288 1.16 briggs * tc_3000_500_fb_cnattach --
289 1.16 briggs * Attempt to map the CTB output device to a slot and attach the
290 1.16 briggs * framebuffer as the output side of the console.
291 1.16 briggs */
292 1.16 briggs int
293 1.31 matt tc_3000_500_fb_cnattach(uint64_t turbo_slot)
294 1.16 briggs {
295 1.31 matt uint32_t output_slot;
296 1.16 briggs
297 1.16 briggs output_slot = turbo_slot & 0xffffffff;
298 1.16 briggs
299 1.16 briggs if (output_slot >= tc_3000_500_nslots) {
300 1.20 drochner return EINVAL;
301 1.16 briggs }
302 1.16 briggs
303 1.16 briggs if (hwrpb->rpb_variation & SV_GRAPHICS) {
304 1.16 briggs if (output_slot == 0) {
305 1.17 briggs #if NSFB > 0
306 1.16 briggs sfb_cnattach(KV(0x1e0000000) + 0x02000000);
307 1.20 drochner return 0;
308 1.17 briggs #else
309 1.20 drochner return ENXIO;
310 1.17 briggs #endif
311 1.16 briggs }
312 1.16 briggs } else {
313 1.16 briggs /*
314 1.16 briggs * Slots 0-2 in the tc_3000_500_slots array are only
315 1.16 briggs * on the 500 models that also have the CXTurbo
316 1.16 briggs * (500/800/900) and a total of 6 TC slots. For the
317 1.16 briggs * 400/600/700, slots 0-2 are in table locations 3-5, so
318 1.16 briggs * offset the CTB slot by 3 to get the address in our table.
319 1.16 briggs */
320 1.16 briggs output_slot += 3;
321 1.16 briggs }
322 1.16 briggs return tc_fb_cnattach(tc_3000_500_slots[output_slot-1].tcs_addr);
323 1.1 cgd }
324 1.19 drochner #endif /* NWSDISPLAY */
325 1.1 cgd
326 1.8 cgd #if 0
327 1.1 cgd /*
328 1.1 cgd * tc_3000_500_ioslot --
329 1.1 cgd * Set the PBS bits for devices on the TC.
330 1.1 cgd */
331 1.1 cgd void
332 1.31 matt tc_3000_500_ioslot(uint32_t slot, uint32_t flags, int set)
333 1.1 cgd {
334 1.31 matt volatile uint32_t *iosp;
335 1.31 matt uint32_t ios;
336 1.1 cgd int s;
337 1.1 cgd
338 1.31 matt iosp = (volatile uint32_t *)TC_3000_500_IOSLOT;
339 1.1 cgd ios = *iosp;
340 1.1 cgd flags <<= (slot * 3);
341 1.1 cgd if (set)
342 1.1 cgd ios |= flags;
343 1.1 cgd else
344 1.1 cgd ios &= ~flags;
345 1.1 cgd s = splhigh();
346 1.1 cgd *iosp = ios;
347 1.3 cgd tc_mb();
348 1.1 cgd splx(s);
349 1.1 cgd }
350 1.8 cgd #endif
351