tc_3000_500.c revision 1.8 1 1.8 cgd /* $NetBSD: tc_3000_500.c,v 1.8 1996/07/09 00:55:29 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.7 cgd * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.1 cgd
30 1.1 cgd #include <sys/param.h>
31 1.8 cgd #include <sys/systm.h>
32 1.1 cgd #include <sys/device.h>
33 1.1 cgd
34 1.1 cgd #include <machine/autoconf.h>
35 1.1 cgd #include <machine/pte.h>
36 1.6 cgd #ifndef EVCNT_COUNTERS
37 1.6 cgd #include <machine/intrcnt.h>
38 1.6 cgd #endif
39 1.1 cgd
40 1.3 cgd #include <dev/tc/tcvar.h>
41 1.3 cgd #include <alpha/tc/tc_conf.h>
42 1.1 cgd #include <alpha/tc/tc_3000_500.h>
43 1.1 cgd
44 1.1 cgd void tc_3000_500_intr_setup __P((void));
45 1.3 cgd void tc_3000_500_intr_establish __P((struct device *, void *,
46 1.3 cgd tc_intrlevel_t, int (*)(void *), void *));
47 1.3 cgd void tc_3000_500_intr_disestablish __P((struct device *, void *));
48 1.1 cgd void tc_3000_500_iointr __P((void *, int));
49 1.1 cgd
50 1.3 cgd int tc_3000_500_intrnull __P((void *));
51 1.3 cgd
52 1.3 cgd #define C(x) ((void *)(u_long)x)
53 1.8 cgd #define KV(x) (ALPHA_PHYS_TO_K0SEG(x))
54 1.3 cgd
55 1.3 cgd struct tc_slotdesc tc_3000_500_slots[] = {
56 1.3 cgd { KV(0x100000000), C(TC_3000_500_DEV_OPT0), }, /* 0 - opt slot 0 */
57 1.3 cgd { KV(0x120000000), C(TC_3000_500_DEV_OPT1), }, /* 1 - opt slot 1 */
58 1.3 cgd { KV(0x140000000), C(TC_3000_500_DEV_OPT2), }, /* 2 - opt slot 2 */
59 1.3 cgd { KV(0x160000000), C(TC_3000_500_DEV_OPT3), }, /* 3 - opt slot 3 */
60 1.3 cgd { KV(0x180000000), C(TC_3000_500_DEV_OPT4), }, /* 4 - opt slot 4 */
61 1.3 cgd { KV(0x1a0000000), C(TC_3000_500_DEV_OPT5), }, /* 5 - opt slot 5 */
62 1.3 cgd { KV(0x1c0000000), C(TC_3000_500_DEV_BOGUS), }, /* 6 - TCDS ASIC */
63 1.3 cgd { KV(0x1e0000000), C(TC_3000_500_DEV_BOGUS), }, /* 7 - IOCTL ASIC */
64 1.1 cgd };
65 1.3 cgd int tc_3000_500_nslots =
66 1.3 cgd sizeof(tc_3000_500_slots) / sizeof(tc_3000_500_slots[0]);
67 1.1 cgd
68 1.3 cgd struct tc_builtin tc_3000_500_builtins[] = {
69 1.3 cgd { "FLAMG-IO", 7, 0x00000000, C(TC_3000_500_DEV_IOASIC), },
70 1.3 cgd { "PMAGB-BA", 7, 0x02000000, C(TC_3000_500_DEV_CXTURBO), },
71 1.3 cgd { "PMAZ-DS ", 6, 0x00000000, C(TC_3000_500_DEV_TCDS), },
72 1.1 cgd };
73 1.3 cgd int tc_3000_500_nbuiltins =
74 1.3 cgd sizeof(tc_3000_500_builtins) / sizeof(tc_3000_500_builtins[0]);
75 1.1 cgd
76 1.3 cgd u_int32_t tc_3000_500_intrbits[TC_3000_500_NCOOKIES] = {
77 1.3 cgd TC_3000_500_IR_OPT0,
78 1.3 cgd TC_3000_500_IR_OPT1,
79 1.3 cgd TC_3000_500_IR_OPT2,
80 1.3 cgd TC_3000_500_IR_OPT3,
81 1.3 cgd TC_3000_500_IR_OPT4,
82 1.3 cgd TC_3000_500_IR_OPT5,
83 1.3 cgd TC_3000_500_IR_TCDS,
84 1.3 cgd TC_3000_500_IR_IOASIC,
85 1.3 cgd TC_3000_500_IR_CXTURBO,
86 1.1 cgd };
87 1.1 cgd
88 1.3 cgd struct tcintr {
89 1.3 cgd int (*tci_func) __P((void *));
90 1.3 cgd void *tci_arg;
91 1.3 cgd } tc_3000_500_intr[TC_3000_500_NCOOKIES];
92 1.1 cgd
93 1.5 cgd u_int32_t tc_3000_500_imask; /* intrs we want to ignore; mirrors IMR. */
94 1.5 cgd
95 1.1 cgd void
96 1.1 cgd tc_3000_500_intr_setup()
97 1.1 cgd {
98 1.3 cgd u_long i;
99 1.1 cgd
100 1.3 cgd /*
101 1.4 cgd * Disable all slot interrupts. Note that this cannot
102 1.4 cgd * actually disable CXTurbo, TCDS, and IOASIC interrupts.
103 1.3 cgd */
104 1.5 cgd tc_3000_500_imask = *(volatile u_int32_t *)TC_3000_500_IMR_READ;
105 1.3 cgd for (i = 0; i < TC_3000_500_NCOOKIES; i++)
106 1.5 cgd tc_3000_500_imask |= tc_3000_500_intrbits[i];
107 1.5 cgd *(volatile u_int32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
108 1.3 cgd tc_mb();
109 1.1 cgd
110 1.3 cgd /*
111 1.3 cgd * Set up interrupt handlers.
112 1.1 cgd */
113 1.3 cgd for (i = 0; i < TC_3000_500_NCOOKIES; i++) {
114 1.3 cgd tc_3000_500_intr[i].tci_func = tc_3000_500_intrnull;
115 1.3 cgd tc_3000_500_intr[i].tci_arg = (void *)i;
116 1.3 cgd }
117 1.1 cgd }
118 1.1 cgd
119 1.1 cgd void
120 1.3 cgd tc_3000_500_intr_establish(tcadev, cookie, level, func, arg)
121 1.3 cgd struct device *tcadev;
122 1.3 cgd void *cookie, *arg;
123 1.3 cgd tc_intrlevel_t level;
124 1.3 cgd int (*func) __P((void *));
125 1.1 cgd {
126 1.3 cgd u_long dev = (u_long)cookie;
127 1.1 cgd
128 1.1 cgd #ifdef DIAGNOSTIC
129 1.3 cgd /* XXX bounds-check cookie. */
130 1.1 cgd #endif
131 1.1 cgd
132 1.3 cgd if (tc_3000_500_intr[dev].tci_func != tc_3000_500_intrnull)
133 1.3 cgd panic("tc_3000_500_intr_establish: cookie %d twice", dev);
134 1.1 cgd
135 1.3 cgd tc_3000_500_intr[dev].tci_func = func;
136 1.3 cgd tc_3000_500_intr[dev].tci_arg = arg;
137 1.1 cgd
138 1.5 cgd tc_3000_500_imask &= ~tc_3000_500_intrbits[dev];
139 1.5 cgd *(volatile u_int32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
140 1.3 cgd tc_mb();
141 1.1 cgd }
142 1.1 cgd
143 1.1 cgd void
144 1.3 cgd tc_3000_500_intr_disestablish(tcadev, cookie)
145 1.3 cgd struct device *tcadev;
146 1.3 cgd void *cookie;
147 1.1 cgd {
148 1.3 cgd u_long dev = (u_long)cookie;
149 1.1 cgd
150 1.1 cgd #ifdef DIAGNOSTIC
151 1.3 cgd /* XXX bounds-check cookie. */
152 1.1 cgd #endif
153 1.1 cgd
154 1.3 cgd if (tc_3000_500_intr[dev].tci_func == tc_3000_500_intrnull)
155 1.3 cgd panic("tc_3000_500_intr_disestablish: cookie %d bad intr",
156 1.1 cgd dev);
157 1.1 cgd
158 1.5 cgd tc_3000_500_imask |= tc_3000_500_intrbits[dev];
159 1.5 cgd *(volatile u_int32_t *)TC_3000_500_IMR_WRITE = tc_3000_500_imask;
160 1.3 cgd tc_mb();
161 1.3 cgd
162 1.3 cgd tc_3000_500_intr[dev].tci_func = tc_3000_500_intrnull;
163 1.3 cgd tc_3000_500_intr[dev].tci_arg = (void *)dev;
164 1.3 cgd }
165 1.3 cgd
166 1.3 cgd int
167 1.3 cgd tc_3000_500_intrnull(val)
168 1.3 cgd void *val;
169 1.3 cgd {
170 1.1 cgd
171 1.3 cgd panic("tc_3000_500_intrnull: uncaught TC intr for cookie %ld\n",
172 1.3 cgd (u_long)val);
173 1.1 cgd }
174 1.1 cgd
175 1.1 cgd void
176 1.1 cgd tc_3000_500_iointr(framep, vec)
177 1.1 cgd void *framep;
178 1.1 cgd int vec;
179 1.1 cgd {
180 1.5 cgd u_int32_t ir;
181 1.1 cgd int ifound;
182 1.1 cgd
183 1.1 cgd #ifdef DIAGNOSTIC
184 1.1 cgd int s;
185 1.1 cgd if (vec != 0x800)
186 1.1 cgd panic("INVALID ASSUMPTION: vec %x, not 0x800", vec);
187 1.1 cgd s = splhigh();
188 1.8 cgd if (s != ALPHA_PSL_IPL_IO)
189 1.8 cgd panic("INVALID ASSUMPTION: IPL %d, not %d", s,
190 1.8 cgd ALPHA_PSL_IPL_IO);
191 1.1 cgd splx(s);
192 1.1 cgd #endif
193 1.1 cgd
194 1.1 cgd do {
195 1.3 cgd tc_syncbus();
196 1.5 cgd ir = *(volatile u_int32_t *)TC_3000_500_IR_CLEAR;
197 1.4 cgd
198 1.4 cgd /* Ignore interrupts that we haven't enabled. */
199 1.5 cgd ir &= ~(tc_3000_500_imask & 0x1ff);
200 1.1 cgd
201 1.1 cgd ifound = 0;
202 1.6 cgd
203 1.6 cgd #ifdef EVCNT_COUNTERS
204 1.6 cgd /* No interrupt counting via evcnt counters */
205 1.6 cgd XXX BREAK HERE XXX
206 1.6 cgd #else /* !EVCNT_COUNTERS */
207 1.6 cgd #define INCRINTRCNT(slot) intrcnt[INTRCNT_KN15 + slot]++
208 1.6 cgd #endif /* EVCNT_COUNTERS */
209 1.6 cgd
210 1.3 cgd #define CHECKINTR(slot) \
211 1.3 cgd if (ir & tc_3000_500_intrbits[slot]) { \
212 1.1 cgd ifound = 1; \
213 1.6 cgd INCRINTRCNT(slot); \
214 1.3 cgd (*tc_3000_500_intr[slot].tci_func) \
215 1.3 cgd (tc_3000_500_intr[slot].tci_arg); \
216 1.1 cgd }
217 1.1 cgd /* Do them in order of priority; highest slot # first. */
218 1.3 cgd CHECKINTR(TC_3000_500_DEV_CXTURBO);
219 1.3 cgd CHECKINTR(TC_3000_500_DEV_IOASIC);
220 1.3 cgd CHECKINTR(TC_3000_500_DEV_TCDS);
221 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT5);
222 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT4);
223 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT3);
224 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT2);
225 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT1);
226 1.3 cgd CHECKINTR(TC_3000_500_DEV_OPT0);
227 1.1 cgd #undef CHECKINTR
228 1.1 cgd
229 1.1 cgd #ifdef DIAGNOSTIC
230 1.1 cgd #define PRINTINTR(msg, bits) \
231 1.1 cgd if (ir & bits) \
232 1.1 cgd printf(msg);
233 1.1 cgd PRINTINTR("Second error occurred\n", TC_3000_500_IR_ERR2);
234 1.1 cgd PRINTINTR("DMA buffer error\n", TC_3000_500_IR_DMABE);
235 1.1 cgd PRINTINTR("DMA cross 2K boundary\n", TC_3000_500_IR_DMA2K);
236 1.1 cgd PRINTINTR("TC reset in progress\n", TC_3000_500_IR_TCRESET);
237 1.1 cgd PRINTINTR("TC parity error\n", TC_3000_500_IR_TCPAR);
238 1.1 cgd PRINTINTR("DMA tag error\n", TC_3000_500_IR_DMATAG);
239 1.1 cgd PRINTINTR("Single-bit error\n", TC_3000_500_IR_DMASBE);
240 1.1 cgd PRINTINTR("Double-bit error\n", TC_3000_500_IR_DMADBE);
241 1.1 cgd PRINTINTR("TC I/O timeout\n", TC_3000_500_IR_TCTIMEOUT);
242 1.1 cgd PRINTINTR("DMA block too long\n", TC_3000_500_IR_DMABLOCK);
243 1.1 cgd PRINTINTR("Invalid I/O address\n", TC_3000_500_IR_IOADDR);
244 1.1 cgd PRINTINTR("DMA scatter/gather invalid\n", TC_3000_500_IR_DMASG);
245 1.1 cgd PRINTINTR("Scatter/gather parity error\n",
246 1.1 cgd TC_3000_500_IR_SGPAR);
247 1.1 cgd #undef PRINTINTR
248 1.1 cgd #endif
249 1.1 cgd } while (ifound);
250 1.1 cgd }
251 1.1 cgd
252 1.8 cgd #if 0
253 1.1 cgd /*
254 1.1 cgd * tc_3000_500_ioslot --
255 1.1 cgd * Set the PBS bits for devices on the TC.
256 1.1 cgd */
257 1.1 cgd void
258 1.1 cgd tc_3000_500_ioslot(slot, flags, set)
259 1.1 cgd u_int32_t slot, flags;
260 1.1 cgd int set;
261 1.1 cgd {
262 1.1 cgd volatile u_int32_t *iosp;
263 1.1 cgd u_int32_t ios;
264 1.1 cgd int s;
265 1.1 cgd
266 1.1 cgd iosp = (volatile u_int32_t *)TC_3000_500_IOSLOT;
267 1.1 cgd ios = *iosp;
268 1.1 cgd flags <<= (slot * 3);
269 1.1 cgd if (set)
270 1.1 cgd ios |= flags;
271 1.1 cgd else
272 1.1 cgd ios &= ~flags;
273 1.1 cgd s = splhigh();
274 1.1 cgd *iosp = ios;
275 1.3 cgd tc_mb();
276 1.1 cgd splx(s);
277 1.1 cgd }
278 1.8 cgd #endif
279