tc_bus_mem.c revision 1.11 1 1.11 cgd /* $NetBSD: tc_bus_mem.c,v 1.11 1996/12/02 06:46:51 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.1 cgd
30 1.1 cgd /*
31 1.1 cgd * Common TurboChannel Chipset "bus memory" functions.
32 1.1 cgd */
33 1.1 cgd
34 1.1 cgd #include <sys/param.h>
35 1.7 cgd #include <sys/systm.h>
36 1.1 cgd #include <sys/malloc.h>
37 1.1 cgd #include <sys/syslog.h>
38 1.1 cgd #include <sys/device.h>
39 1.1 cgd #include <vm/vm.h>
40 1.1 cgd
41 1.1 cgd #include <machine/bus.h>
42 1.1 cgd #include <dev/tc/tcvar.h>
43 1.1 cgd
44 1.8 cgd /* mapping/unmapping */
45 1.8 cgd int tc_mem_map __P((void *, bus_addr_t, bus_size_t, int,
46 1.8 cgd bus_space_handle_t *));
47 1.8 cgd void tc_mem_unmap __P((void *, bus_space_handle_t, bus_size_t));
48 1.8 cgd int tc_mem_subregion __P((void *, bus_space_handle_t, bus_size_t,
49 1.8 cgd bus_size_t, bus_space_handle_t *));
50 1.8 cgd
51 1.8 cgd /* allocation/deallocation */
52 1.8 cgd int tc_mem_alloc __P((void *, bus_addr_t, bus_addr_t, bus_size_t,
53 1.8 cgd bus_size_t, bus_addr_t, int, bus_addr_t *,
54 1.8 cgd bus_space_handle_t *));
55 1.8 cgd void tc_mem_free __P((void *, bus_space_handle_t, bus_size_t));
56 1.8 cgd
57 1.8 cgd /* read (single) */
58 1.10 cgd inline u_int8_t tc_mem_read_1 __P((void *, bus_space_handle_t, bus_size_t));
59 1.10 cgd inline u_int16_t tc_mem_read_2 __P((void *, bus_space_handle_t, bus_size_t));
60 1.10 cgd inline u_int32_t tc_mem_read_4 __P((void *, bus_space_handle_t, bus_size_t));
61 1.10 cgd inline u_int64_t tc_mem_read_8 __P((void *, bus_space_handle_t, bus_size_t));
62 1.8 cgd
63 1.8 cgd /* read multiple */
64 1.8 cgd void tc_mem_read_multi_1 __P((void *, bus_space_handle_t,
65 1.8 cgd bus_size_t, u_int8_t *, bus_size_t));
66 1.8 cgd void tc_mem_read_multi_2 __P((void *, bus_space_handle_t,
67 1.8 cgd bus_size_t, u_int16_t *, bus_size_t));
68 1.8 cgd void tc_mem_read_multi_4 __P((void *, bus_space_handle_t,
69 1.8 cgd bus_size_t, u_int32_t *, bus_size_t));
70 1.8 cgd void tc_mem_read_multi_8 __P((void *, bus_space_handle_t,
71 1.8 cgd bus_size_t, u_int64_t *, bus_size_t));
72 1.8 cgd
73 1.8 cgd /* read region */
74 1.8 cgd void tc_mem_read_region_1 __P((void *, bus_space_handle_t,
75 1.8 cgd bus_size_t, u_int8_t *, bus_size_t));
76 1.8 cgd void tc_mem_read_region_2 __P((void *, bus_space_handle_t,
77 1.8 cgd bus_size_t, u_int16_t *, bus_size_t));
78 1.8 cgd void tc_mem_read_region_4 __P((void *, bus_space_handle_t,
79 1.8 cgd bus_size_t, u_int32_t *, bus_size_t));
80 1.8 cgd void tc_mem_read_region_8 __P((void *, bus_space_handle_t,
81 1.8 cgd bus_size_t, u_int64_t *, bus_size_t));
82 1.8 cgd
83 1.8 cgd /* write (single) */
84 1.10 cgd inline void tc_mem_write_1 __P((void *, bus_space_handle_t, bus_size_t,
85 1.8 cgd u_int8_t));
86 1.10 cgd inline void tc_mem_write_2 __P((void *, bus_space_handle_t, bus_size_t,
87 1.8 cgd u_int16_t));
88 1.10 cgd inline void tc_mem_write_4 __P((void *, bus_space_handle_t, bus_size_t,
89 1.8 cgd u_int32_t));
90 1.10 cgd inline void tc_mem_write_8 __P((void *, bus_space_handle_t, bus_size_t,
91 1.8 cgd u_int64_t));
92 1.8 cgd
93 1.8 cgd /* write multiple */
94 1.8 cgd void tc_mem_write_multi_1 __P((void *, bus_space_handle_t,
95 1.8 cgd bus_size_t, const u_int8_t *, bus_size_t));
96 1.8 cgd void tc_mem_write_multi_2 __P((void *, bus_space_handle_t,
97 1.8 cgd bus_size_t, const u_int16_t *, bus_size_t));
98 1.8 cgd void tc_mem_write_multi_4 __P((void *, bus_space_handle_t,
99 1.8 cgd bus_size_t, const u_int32_t *, bus_size_t));
100 1.8 cgd void tc_mem_write_multi_8 __P((void *, bus_space_handle_t,
101 1.8 cgd bus_size_t, const u_int64_t *, bus_size_t));
102 1.8 cgd
103 1.8 cgd /* write region */
104 1.8 cgd void tc_mem_write_region_1 __P((void *, bus_space_handle_t,
105 1.8 cgd bus_size_t, const u_int8_t *, bus_size_t));
106 1.8 cgd void tc_mem_write_region_2 __P((void *, bus_space_handle_t,
107 1.8 cgd bus_size_t, const u_int16_t *, bus_size_t));
108 1.8 cgd void tc_mem_write_region_4 __P((void *, bus_space_handle_t,
109 1.8 cgd bus_size_t, const u_int32_t *, bus_size_t));
110 1.8 cgd void tc_mem_write_region_8 __P((void *, bus_space_handle_t,
111 1.8 cgd bus_size_t, const u_int64_t *, bus_size_t));
112 1.8 cgd
113 1.11 cgd /* set multiple */
114 1.11 cgd void tc_mem_set_multi_1 __P((void *, bus_space_handle_t,
115 1.11 cgd bus_size_t, u_int8_t, bus_size_t));
116 1.11 cgd void tc_mem_set_multi_2 __P((void *, bus_space_handle_t,
117 1.11 cgd bus_size_t, u_int16_t, bus_size_t));
118 1.11 cgd void tc_mem_set_multi_4 __P((void *, bus_space_handle_t,
119 1.11 cgd bus_size_t, u_int32_t, bus_size_t));
120 1.11 cgd void tc_mem_set_multi_8 __P((void *, bus_space_handle_t,
121 1.11 cgd bus_size_t, u_int64_t, bus_size_t));
122 1.11 cgd
123 1.11 cgd /* set region */
124 1.11 cgd void tc_mem_set_region_1 __P((void *, bus_space_handle_t,
125 1.11 cgd bus_size_t, u_int8_t, bus_size_t));
126 1.11 cgd void tc_mem_set_region_2 __P((void *, bus_space_handle_t,
127 1.11 cgd bus_size_t, u_int16_t, bus_size_t));
128 1.11 cgd void tc_mem_set_region_4 __P((void *, bus_space_handle_t,
129 1.11 cgd bus_size_t, u_int32_t, bus_size_t));
130 1.11 cgd void tc_mem_set_region_8 __P((void *, bus_space_handle_t,
131 1.11 cgd bus_size_t, u_int64_t, bus_size_t));
132 1.11 cgd
133 1.8 cgd /* barrier */
134 1.8 cgd void tc_mem_barrier __P((void *, bus_space_handle_t,
135 1.8 cgd bus_size_t, bus_size_t, int));
136 1.8 cgd
137 1.8 cgd
138 1.8 cgd static struct alpha_bus_space tc_mem_space = {
139 1.8 cgd /* cookie */
140 1.8 cgd NULL,
141 1.8 cgd
142 1.8 cgd /* mapping/unmapping */
143 1.8 cgd tc_mem_map,
144 1.8 cgd tc_mem_unmap,
145 1.8 cgd tc_mem_subregion,
146 1.8 cgd
147 1.8 cgd /* allocation/deallocation */
148 1.8 cgd tc_mem_alloc,
149 1.8 cgd tc_mem_free,
150 1.8 cgd
151 1.8 cgd /* read (single) */
152 1.8 cgd tc_mem_read_1,
153 1.8 cgd tc_mem_read_2,
154 1.8 cgd tc_mem_read_4,
155 1.8 cgd tc_mem_read_8,
156 1.8 cgd
157 1.11 cgd /* read multiple */
158 1.8 cgd tc_mem_read_multi_1,
159 1.8 cgd tc_mem_read_multi_2,
160 1.8 cgd tc_mem_read_multi_4,
161 1.8 cgd tc_mem_read_multi_8,
162 1.8 cgd
163 1.8 cgd /* read region */
164 1.8 cgd tc_mem_read_region_1,
165 1.8 cgd tc_mem_read_region_2,
166 1.8 cgd tc_mem_read_region_4,
167 1.8 cgd tc_mem_read_region_8,
168 1.8 cgd
169 1.8 cgd /* write (single) */
170 1.8 cgd tc_mem_write_1,
171 1.8 cgd tc_mem_write_2,
172 1.8 cgd tc_mem_write_4,
173 1.8 cgd tc_mem_write_8,
174 1.8 cgd
175 1.11 cgd /* write multiple */
176 1.8 cgd tc_mem_write_multi_1,
177 1.8 cgd tc_mem_write_multi_2,
178 1.8 cgd tc_mem_write_multi_4,
179 1.8 cgd tc_mem_write_multi_8,
180 1.8 cgd
181 1.8 cgd /* write region */
182 1.8 cgd tc_mem_write_region_1,
183 1.8 cgd tc_mem_write_region_2,
184 1.8 cgd tc_mem_write_region_4,
185 1.8 cgd tc_mem_write_region_8,
186 1.8 cgd
187 1.11 cgd /* set multiple */
188 1.11 cgd tc_mem_set_multi_1,
189 1.11 cgd tc_mem_set_multi_2,
190 1.11 cgd tc_mem_set_multi_4,
191 1.11 cgd tc_mem_set_multi_8,
192 1.8 cgd
193 1.8 cgd /* set region */
194 1.11 cgd tc_mem_set_region_1,
195 1.11 cgd tc_mem_set_region_2,
196 1.11 cgd tc_mem_set_region_4,
197 1.11 cgd tc_mem_set_region_8,
198 1.8 cgd
199 1.8 cgd /* copy */
200 1.8 cgd /* XXX IMPLEMENT */
201 1.8 cgd
202 1.8 cgd /* barrier */
203 1.8 cgd tc_mem_barrier,
204 1.8 cgd };
205 1.1 cgd
206 1.8 cgd bus_space_tag_t
207 1.8 cgd tc_bus_mem_init(memv)
208 1.1 cgd void *memv;
209 1.1 cgd {
210 1.8 cgd bus_space_tag_t h = &tc_mem_space;
211 1.1 cgd
212 1.8 cgd h->abs_cookie = memv;
213 1.8 cgd return (h);
214 1.1 cgd }
215 1.1 cgd
216 1.1 cgd int
217 1.1 cgd tc_mem_map(v, memaddr, memsize, cacheable, memhp)
218 1.1 cgd void *v;
219 1.8 cgd bus_addr_t memaddr;
220 1.8 cgd bus_size_t memsize;
221 1.1 cgd int cacheable;
222 1.8 cgd bus_space_handle_t *memhp;
223 1.1 cgd {
224 1.1 cgd
225 1.1 cgd if (memaddr & 0x7)
226 1.1 cgd panic("tc_mem_map needs 8 byte alignment");
227 1.1 cgd if (cacheable)
228 1.7 cgd *memhp = ALPHA_PHYS_TO_K0SEG(memaddr);
229 1.1 cgd else
230 1.7 cgd *memhp = ALPHA_PHYS_TO_K0SEG(TC_DENSE_TO_SPARSE(memaddr));
231 1.1 cgd return (0);
232 1.1 cgd }
233 1.1 cgd
234 1.1 cgd void
235 1.1 cgd tc_mem_unmap(v, memh, memsize)
236 1.1 cgd void *v;
237 1.8 cgd bus_space_handle_t memh;
238 1.8 cgd bus_size_t memsize;
239 1.1 cgd {
240 1.1 cgd
241 1.8 cgd /* XXX XX XXX nothing to do. */
242 1.1 cgd }
243 1.1 cgd
244 1.4 cgd int
245 1.4 cgd tc_mem_subregion(v, memh, offset, size, nmemh)
246 1.4 cgd void *v;
247 1.8 cgd bus_space_handle_t memh, *nmemh;
248 1.8 cgd bus_size_t offset, size;
249 1.4 cgd {
250 1.4 cgd
251 1.5 cgd /* Disallow subregioning that would make the handle unaligned. */
252 1.5 cgd if ((offset & 0x7) != 0)
253 1.5 cgd return (1);
254 1.5 cgd
255 1.4 cgd if ((memh & TC_SPACE_SPARSE) != 0)
256 1.6 cgd *nmemh = memh + (offset << 1);
257 1.4 cgd else
258 1.6 cgd *nmemh = memh + offset;
259 1.5 cgd
260 1.4 cgd return (0);
261 1.4 cgd }
262 1.4 cgd
263 1.8 cgd int
264 1.8 cgd tc_mem_alloc(v, rstart, rend, size, align, boundary, cacheable, addrp, bshp)
265 1.8 cgd void *v;
266 1.8 cgd bus_addr_t rstart, rend, *addrp;
267 1.8 cgd bus_size_t size, align, boundary;
268 1.8 cgd int cacheable;
269 1.8 cgd bus_space_handle_t *bshp;
270 1.8 cgd {
271 1.8 cgd
272 1.8 cgd /* XXX XXX XXX XXX XXX XXX */
273 1.8 cgd panic("tc_mem_alloc unimplemented");
274 1.8 cgd }
275 1.8 cgd
276 1.8 cgd void
277 1.8 cgd tc_mem_free(v, bsh, size)
278 1.8 cgd void *v;
279 1.8 cgd bus_space_handle_t bsh;
280 1.8 cgd bus_size_t size;
281 1.8 cgd {
282 1.8 cgd
283 1.8 cgd /* XXX XXX XXX XXX XXX XXX */
284 1.8 cgd panic("tc_mem_free unimplemented");
285 1.8 cgd }
286 1.8 cgd
287 1.10 cgd inline u_int8_t
288 1.1 cgd tc_mem_read_1(v, memh, off)
289 1.1 cgd void *v;
290 1.8 cgd bus_space_handle_t memh;
291 1.8 cgd bus_size_t off;
292 1.1 cgd {
293 1.1 cgd volatile u_int8_t *p;
294 1.1 cgd
295 1.8 cgd alpha_mb(); /* XXX XXX XXX */
296 1.2 cgd
297 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
298 1.1 cgd panic("tc_mem_read_1 not implemented for sparse space");
299 1.1 cgd
300 1.1 cgd p = (u_int8_t *)(memh + off);
301 1.1 cgd return (*p);
302 1.1 cgd }
303 1.1 cgd
304 1.10 cgd inline u_int16_t
305 1.1 cgd tc_mem_read_2(v, memh, off)
306 1.1 cgd void *v;
307 1.8 cgd bus_space_handle_t memh;
308 1.8 cgd bus_size_t off;
309 1.1 cgd {
310 1.1 cgd volatile u_int16_t *p;
311 1.1 cgd
312 1.8 cgd alpha_mb(); /* XXX XXX XXX */
313 1.2 cgd
314 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
315 1.1 cgd panic("tc_mem_read_2 not implemented for sparse space");
316 1.1 cgd
317 1.1 cgd p = (u_int16_t *)(memh + off);
318 1.1 cgd return (*p);
319 1.1 cgd }
320 1.1 cgd
321 1.10 cgd inline u_int32_t
322 1.1 cgd tc_mem_read_4(v, memh, off)
323 1.1 cgd void *v;
324 1.8 cgd bus_space_handle_t memh;
325 1.8 cgd bus_size_t off;
326 1.1 cgd {
327 1.1 cgd volatile u_int32_t *p;
328 1.1 cgd
329 1.8 cgd alpha_mb(); /* XXX XXX XXX */
330 1.2 cgd
331 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
332 1.1 cgd /* Nothing special to do for 4-byte sparse space accesses */
333 1.1 cgd p = (u_int32_t *)(memh + (off << 1));
334 1.1 cgd else
335 1.1 cgd p = (u_int32_t *)(memh + off);
336 1.1 cgd return (*p);
337 1.1 cgd }
338 1.1 cgd
339 1.10 cgd inline u_int64_t
340 1.1 cgd tc_mem_read_8(v, memh, off)
341 1.1 cgd void *v;
342 1.8 cgd bus_space_handle_t memh;
343 1.8 cgd bus_size_t off;
344 1.1 cgd {
345 1.1 cgd volatile u_int64_t *p;
346 1.1 cgd
347 1.8 cgd alpha_mb(); /* XXX XXX XXX */
348 1.2 cgd
349 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
350 1.1 cgd panic("tc_mem_read_8 not implemented for sparse space");
351 1.1 cgd
352 1.1 cgd p = (u_int64_t *)(memh + off);
353 1.1 cgd return (*p);
354 1.1 cgd }
355 1.1 cgd
356 1.8 cgd #define tc_mem_read_multi_N(BYTES,TYPE) \
357 1.8 cgd void \
358 1.8 cgd __abs_c(tc_mem_read_multi_,BYTES)(v, h, o, a, c) \
359 1.8 cgd void *v; \
360 1.8 cgd bus_space_handle_t h; \
361 1.8 cgd bus_size_t o, c; \
362 1.8 cgd TYPE *a; \
363 1.8 cgd { \
364 1.8 cgd \
365 1.8 cgd while (c-- > 0) { \
366 1.9 cgd tc_mem_barrier(v, h, o, sizeof *a, BUS_BARRIER_READ); \
367 1.8 cgd *a++ = __abs_c(tc_mem_read_,BYTES)(v, h, o); \
368 1.8 cgd } \
369 1.8 cgd }
370 1.8 cgd tc_mem_read_multi_N(1,u_int8_t)
371 1.8 cgd tc_mem_read_multi_N(2,u_int16_t)
372 1.8 cgd tc_mem_read_multi_N(4,u_int32_t)
373 1.8 cgd tc_mem_read_multi_N(8,u_int64_t)
374 1.8 cgd
375 1.8 cgd #define tc_mem_read_region_N(BYTES,TYPE) \
376 1.8 cgd void \
377 1.8 cgd __abs_c(tc_mem_read_region_,BYTES)(v, h, o, a, c) \
378 1.8 cgd void *v; \
379 1.8 cgd bus_space_handle_t h; \
380 1.8 cgd bus_size_t o, c; \
381 1.8 cgd TYPE *a; \
382 1.8 cgd { \
383 1.8 cgd \
384 1.8 cgd while (c-- > 0) { \
385 1.8 cgd *a++ = __abs_c(tc_mem_read_,BYTES)(v, h, o); \
386 1.9 cgd o += sizeof *a; \
387 1.8 cgd } \
388 1.8 cgd }
389 1.8 cgd tc_mem_read_region_N(1,u_int8_t)
390 1.8 cgd tc_mem_read_region_N(2,u_int16_t)
391 1.8 cgd tc_mem_read_region_N(4,u_int32_t)
392 1.8 cgd tc_mem_read_region_N(8,u_int64_t)
393 1.8 cgd
394 1.10 cgd inline void
395 1.1 cgd tc_mem_write_1(v, memh, off, val)
396 1.1 cgd void *v;
397 1.8 cgd bus_space_handle_t memh;
398 1.8 cgd bus_size_t off;
399 1.1 cgd u_int8_t val;
400 1.1 cgd {
401 1.1 cgd
402 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0) {
403 1.1 cgd volatile u_int64_t *p, v;
404 1.1 cgd u_int64_t shift, msk;
405 1.1 cgd
406 1.5 cgd shift = off & 0x3;
407 1.1 cgd off &= 0x3;
408 1.1 cgd
409 1.1 cgd p = (u_int64_t *)(memh + (off << 1));
410 1.1 cgd
411 1.1 cgd msk = ~(0x1 << shift) & 0xf;
412 1.1 cgd v = (msk << 32) | (((u_int64_t)val) << (shift * 8));
413 1.1 cgd
414 1.1 cgd *p = val;
415 1.1 cgd } else {
416 1.1 cgd volatile u_int8_t *p;
417 1.1 cgd
418 1.1 cgd p = (u_int8_t *)(memh + off);
419 1.1 cgd *p = val;
420 1.1 cgd }
421 1.8 cgd alpha_mb(); /* XXX XXX XXX */
422 1.1 cgd }
423 1.1 cgd
424 1.10 cgd inline void
425 1.1 cgd tc_mem_write_2(v, memh, off, val)
426 1.1 cgd void *v;
427 1.8 cgd bus_space_handle_t memh;
428 1.8 cgd bus_size_t off;
429 1.1 cgd u_int16_t val;
430 1.1 cgd {
431 1.1 cgd
432 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0) {
433 1.1 cgd volatile u_int64_t *p, v;
434 1.1 cgd u_int64_t shift, msk;
435 1.1 cgd
436 1.5 cgd shift = off & 0x2;
437 1.1 cgd off &= 0x3;
438 1.1 cgd
439 1.1 cgd p = (u_int64_t *)(memh + (off << 1));
440 1.1 cgd
441 1.1 cgd msk = ~(0x3 << shift) & 0xf;
442 1.1 cgd v = (msk << 32) | (((u_int64_t)val) << (shift * 8));
443 1.1 cgd
444 1.1 cgd *p = val;
445 1.1 cgd } else {
446 1.1 cgd volatile u_int16_t *p;
447 1.1 cgd
448 1.1 cgd p = (u_int16_t *)(memh + off);
449 1.1 cgd *p = val;
450 1.1 cgd }
451 1.8 cgd alpha_mb(); /* XXX XXX XXX */
452 1.1 cgd }
453 1.1 cgd
454 1.10 cgd inline void
455 1.1 cgd tc_mem_write_4(v, memh, off, val)
456 1.1 cgd void *v;
457 1.8 cgd bus_space_handle_t memh;
458 1.8 cgd bus_size_t off;
459 1.1 cgd u_int32_t val;
460 1.1 cgd {
461 1.1 cgd volatile u_int32_t *p;
462 1.1 cgd
463 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
464 1.1 cgd /* Nothing special to do for 4-byte sparse space accesses */
465 1.1 cgd p = (u_int32_t *)(memh + (off << 1));
466 1.1 cgd else
467 1.1 cgd p = (u_int32_t *)(memh + off);
468 1.1 cgd *p = val;
469 1.8 cgd alpha_mb(); /* XXX XXX XXX */
470 1.1 cgd }
471 1.1 cgd
472 1.10 cgd inline void
473 1.1 cgd tc_mem_write_8(v, memh, off, val)
474 1.1 cgd void *v;
475 1.8 cgd bus_space_handle_t memh;
476 1.8 cgd bus_size_t off;
477 1.1 cgd u_int64_t val;
478 1.1 cgd {
479 1.1 cgd volatile u_int64_t *p;
480 1.1 cgd
481 1.1 cgd if ((memh & TC_SPACE_SPARSE) != 0)
482 1.1 cgd panic("tc_mem_read_8 not implemented for sparse space");
483 1.1 cgd
484 1.1 cgd p = (u_int64_t *)(memh + off);
485 1.1 cgd *p = val;
486 1.8 cgd alpha_mb(); /* XXX XXX XXX */
487 1.3 cgd }
488 1.10 cgd
489 1.8 cgd #define tc_mem_write_multi_N(BYTES,TYPE) \
490 1.8 cgd void \
491 1.8 cgd __abs_c(tc_mem_write_multi_,BYTES)(v, h, o, a, c) \
492 1.8 cgd void *v; \
493 1.8 cgd bus_space_handle_t h; \
494 1.8 cgd bus_size_t o, c; \
495 1.8 cgd const TYPE *a; \
496 1.8 cgd { \
497 1.8 cgd \
498 1.8 cgd while (c-- > 0) { \
499 1.8 cgd __abs_c(tc_mem_write_,BYTES)(v, h, o, *a++); \
500 1.9 cgd tc_mem_barrier(v, h, o, sizeof *a, BUS_BARRIER_WRITE); \
501 1.8 cgd } \
502 1.8 cgd }
503 1.8 cgd tc_mem_write_multi_N(1,u_int8_t)
504 1.8 cgd tc_mem_write_multi_N(2,u_int16_t)
505 1.8 cgd tc_mem_write_multi_N(4,u_int32_t)
506 1.8 cgd tc_mem_write_multi_N(8,u_int64_t)
507 1.8 cgd
508 1.8 cgd #define tc_mem_write_region_N(BYTES,TYPE) \
509 1.8 cgd void \
510 1.8 cgd __abs_c(tc_mem_write_region_,BYTES)(v, h, o, a, c) \
511 1.8 cgd void *v; \
512 1.8 cgd bus_space_handle_t h; \
513 1.8 cgd bus_size_t o, c; \
514 1.8 cgd const TYPE *a; \
515 1.8 cgd { \
516 1.8 cgd \
517 1.8 cgd while (c-- > 0) { \
518 1.9 cgd __abs_c(tc_mem_write_,BYTES)(v, h, o, *a++); \
519 1.9 cgd o += sizeof *a; \
520 1.8 cgd } \
521 1.8 cgd }
522 1.8 cgd tc_mem_write_region_N(1,u_int8_t)
523 1.8 cgd tc_mem_write_region_N(2,u_int16_t)
524 1.8 cgd tc_mem_write_region_N(4,u_int32_t)
525 1.8 cgd tc_mem_write_region_N(8,u_int64_t)
526 1.11 cgd
527 1.11 cgd #define tc_mem_set_multi_N(BYTES,TYPE) \
528 1.11 cgd void \
529 1.11 cgd __abs_c(tc_mem_set_multi_,BYTES)(v, h, o, val, c) \
530 1.11 cgd void *v; \
531 1.11 cgd bus_space_handle_t h; \
532 1.11 cgd bus_size_t o, c; \
533 1.11 cgd TYPE val; \
534 1.11 cgd { \
535 1.11 cgd \
536 1.11 cgd while (c-- > 0) { \
537 1.11 cgd __abs_c(tc_mem_write_,BYTES)(v, h, o, val); \
538 1.11 cgd tc_mem_barrier(v, h, o, sizeof val, BUS_BARRIER_WRITE); \
539 1.11 cgd } \
540 1.11 cgd }
541 1.11 cgd tc_mem_set_multi_N(1,u_int8_t)
542 1.11 cgd tc_mem_set_multi_N(2,u_int16_t)
543 1.11 cgd tc_mem_set_multi_N(4,u_int32_t)
544 1.11 cgd tc_mem_set_multi_N(8,u_int64_t)
545 1.11 cgd
546 1.11 cgd #define tc_mem_set_region_N(BYTES,TYPE) \
547 1.11 cgd void \
548 1.11 cgd __abs_c(tc_mem_set_region_,BYTES)(v, h, o, val, c) \
549 1.11 cgd void *v; \
550 1.11 cgd bus_space_handle_t h; \
551 1.11 cgd bus_size_t o, c; \
552 1.11 cgd TYPE val; \
553 1.11 cgd { \
554 1.11 cgd \
555 1.11 cgd while (c-- > 0) { \
556 1.11 cgd __abs_c(tc_mem_write_,BYTES)(v, h, o, val); \
557 1.11 cgd o += sizeof val; \
558 1.11 cgd } \
559 1.11 cgd }
560 1.11 cgd tc_mem_set_region_N(1,u_int8_t)
561 1.11 cgd tc_mem_set_region_N(2,u_int16_t)
562 1.11 cgd tc_mem_set_region_N(4,u_int32_t)
563 1.11 cgd tc_mem_set_region_N(8,u_int64_t)
564 1.3 cgd
565 1.8 cgd void
566 1.8 cgd tc_mem_barrier(v, h, o, l, f)
567 1.8 cgd void *v;
568 1.8 cgd bus_space_handle_t h;
569 1.8 cgd bus_size_t o, l;
570 1.8 cgd int f;
571 1.3 cgd {
572 1.3 cgd
573 1.8 cgd if ((f & BUS_BARRIER_READ) != 0)
574 1.8 cgd alpha_mb();
575 1.8 cgd else if ((f & BUS_BARRIER_WRITE) != 0)
576 1.8 cgd alpha_wmb();
577 1.1 cgd }
578