Home | History | Annotate | Line # | Download | only in tc
tc_bus_mem.c revision 1.8
      1  1.8  cgd /*	$NetBSD: tc_bus_mem.c,v 1.8 1996/10/22 21:34:19 cgd Exp $	*/
      2  1.1  cgd 
      3  1.1  cgd /*
      4  1.1  cgd  * Copyright (c) 1996 Carnegie-Mellon University.
      5  1.1  cgd  * All rights reserved.
      6  1.1  cgd  *
      7  1.1  cgd  * Author: Chris G. Demetriou
      8  1.1  cgd  *
      9  1.1  cgd  * Permission to use, copy, modify and distribute this software and
     10  1.1  cgd  * its documentation is hereby granted, provided that both the copyright
     11  1.1  cgd  * notice and this permission notice appear in all copies of the
     12  1.1  cgd  * software, derivative works or modified versions, and any portions
     13  1.1  cgd  * thereof, and that both notices appear in supporting documentation.
     14  1.1  cgd  *
     15  1.1  cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.1  cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  1.1  cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.1  cgd  *
     19  1.1  cgd  * Carnegie Mellon requests users of this software to return to
     20  1.1  cgd  *
     21  1.1  cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  1.1  cgd  *  School of Computer Science
     23  1.1  cgd  *  Carnegie Mellon University
     24  1.1  cgd  *  Pittsburgh PA 15213-3890
     25  1.1  cgd  *
     26  1.1  cgd  * any improvements or extensions that they make and grant Carnegie the
     27  1.1  cgd  * rights to redistribute these changes.
     28  1.1  cgd  */
     29  1.1  cgd 
     30  1.1  cgd /*
     31  1.1  cgd  * Common TurboChannel Chipset "bus memory" functions.
     32  1.1  cgd  */
     33  1.1  cgd 
     34  1.1  cgd #include <sys/param.h>
     35  1.7  cgd #include <sys/systm.h>
     36  1.1  cgd #include <sys/malloc.h>
     37  1.1  cgd #include <sys/syslog.h>
     38  1.1  cgd #include <sys/device.h>
     39  1.1  cgd #include <vm/vm.h>
     40  1.1  cgd 
     41  1.1  cgd #include <machine/bus.h>
     42  1.1  cgd #include <dev/tc/tcvar.h>
     43  1.1  cgd 
     44  1.8  cgd /* mapping/unmapping */
     45  1.8  cgd int		tc_mem_map __P((void *, bus_addr_t, bus_size_t, int,
     46  1.8  cgd 		    bus_space_handle_t *));
     47  1.8  cgd void		tc_mem_unmap __P((void *, bus_space_handle_t, bus_size_t));
     48  1.8  cgd int		tc_mem_subregion __P((void *, bus_space_handle_t, bus_size_t,
     49  1.8  cgd 		    bus_size_t, bus_space_handle_t *));
     50  1.8  cgd 
     51  1.8  cgd /* allocation/deallocation */
     52  1.8  cgd int		tc_mem_alloc __P((void *, bus_addr_t, bus_addr_t, bus_size_t,
     53  1.8  cgd 		    bus_size_t, bus_addr_t, int, bus_addr_t *,
     54  1.8  cgd 		    bus_space_handle_t *));
     55  1.8  cgd void		tc_mem_free __P((void *, bus_space_handle_t, bus_size_t));
     56  1.8  cgd 
     57  1.8  cgd /* read (single) */
     58  1.8  cgd u_int8_t	tc_mem_read_1 __P((void *, bus_space_handle_t, bus_size_t));
     59  1.8  cgd u_int16_t	tc_mem_read_2 __P((void *, bus_space_handle_t, bus_size_t));
     60  1.8  cgd u_int32_t	tc_mem_read_4 __P((void *, bus_space_handle_t, bus_size_t));
     61  1.8  cgd u_int64_t	tc_mem_read_8 __P((void *, bus_space_handle_t, bus_size_t));
     62  1.8  cgd 
     63  1.8  cgd /* read multiple */
     64  1.8  cgd void		tc_mem_read_multi_1 __P((void *, bus_space_handle_t,
     65  1.8  cgd 		    bus_size_t, u_int8_t *, bus_size_t));
     66  1.8  cgd void		tc_mem_read_multi_2 __P((void *, bus_space_handle_t,
     67  1.8  cgd 		    bus_size_t, u_int16_t *, bus_size_t));
     68  1.8  cgd void		tc_mem_read_multi_4 __P((void *, bus_space_handle_t,
     69  1.8  cgd 		    bus_size_t, u_int32_t *, bus_size_t));
     70  1.8  cgd void		tc_mem_read_multi_8 __P((void *, bus_space_handle_t,
     71  1.8  cgd 		    bus_size_t, u_int64_t *, bus_size_t));
     72  1.8  cgd 
     73  1.8  cgd /* read region */
     74  1.8  cgd void		tc_mem_read_region_1 __P((void *, bus_space_handle_t,
     75  1.8  cgd 		    bus_size_t, u_int8_t *, bus_size_t));
     76  1.8  cgd void		tc_mem_read_region_2 __P((void *, bus_space_handle_t,
     77  1.8  cgd 		    bus_size_t, u_int16_t *, bus_size_t));
     78  1.8  cgd void		tc_mem_read_region_4 __P((void *, bus_space_handle_t,
     79  1.8  cgd 		    bus_size_t, u_int32_t *, bus_size_t));
     80  1.8  cgd void		tc_mem_read_region_8 __P((void *, bus_space_handle_t,
     81  1.8  cgd 		    bus_size_t, u_int64_t *, bus_size_t));
     82  1.8  cgd 
     83  1.8  cgd /* write (single) */
     84  1.8  cgd void		tc_mem_write_1 __P((void *, bus_space_handle_t, bus_size_t,
     85  1.8  cgd 		    u_int8_t));
     86  1.8  cgd void		tc_mem_write_2 __P((void *, bus_space_handle_t, bus_size_t,
     87  1.8  cgd 		    u_int16_t));
     88  1.8  cgd void		tc_mem_write_4 __P((void *, bus_space_handle_t, bus_size_t,
     89  1.8  cgd 		    u_int32_t));
     90  1.8  cgd void		tc_mem_write_8 __P((void *, bus_space_handle_t, bus_size_t,
     91  1.8  cgd 		    u_int64_t));
     92  1.8  cgd 
     93  1.8  cgd /* write multiple */
     94  1.8  cgd void		tc_mem_write_multi_1 __P((void *, bus_space_handle_t,
     95  1.8  cgd 		    bus_size_t, const u_int8_t *, bus_size_t));
     96  1.8  cgd void		tc_mem_write_multi_2 __P((void *, bus_space_handle_t,
     97  1.8  cgd 		    bus_size_t, const u_int16_t *, bus_size_t));
     98  1.8  cgd void		tc_mem_write_multi_4 __P((void *, bus_space_handle_t,
     99  1.8  cgd 		    bus_size_t, const u_int32_t *, bus_size_t));
    100  1.8  cgd void		tc_mem_write_multi_8 __P((void *, bus_space_handle_t,
    101  1.8  cgd 		    bus_size_t, const u_int64_t *, bus_size_t));
    102  1.8  cgd 
    103  1.8  cgd /* write region */
    104  1.8  cgd void		tc_mem_write_region_1 __P((void *, bus_space_handle_t,
    105  1.8  cgd 		    bus_size_t, const u_int8_t *, bus_size_t));
    106  1.8  cgd void		tc_mem_write_region_2 __P((void *, bus_space_handle_t,
    107  1.8  cgd 		    bus_size_t, const u_int16_t *, bus_size_t));
    108  1.8  cgd void		tc_mem_write_region_4 __P((void *, bus_space_handle_t,
    109  1.8  cgd 		    bus_size_t, const u_int32_t *, bus_size_t));
    110  1.8  cgd void		tc_mem_write_region_8 __P((void *, bus_space_handle_t,
    111  1.8  cgd 		    bus_size_t, const u_int64_t *, bus_size_t));
    112  1.8  cgd 
    113  1.8  cgd /* barrier */
    114  1.8  cgd void		tc_mem_barrier __P((void *, bus_space_handle_t,
    115  1.8  cgd 		    bus_size_t, bus_size_t, int));
    116  1.8  cgd 
    117  1.8  cgd 
    118  1.8  cgd static struct alpha_bus_space tc_mem_space = {
    119  1.8  cgd 	/* cookie */
    120  1.8  cgd 	NULL,
    121  1.8  cgd 
    122  1.8  cgd 	/* mapping/unmapping */
    123  1.8  cgd 	tc_mem_map,
    124  1.8  cgd 	tc_mem_unmap,
    125  1.8  cgd 	tc_mem_subregion,
    126  1.8  cgd 
    127  1.8  cgd 	/* allocation/deallocation */
    128  1.8  cgd 	tc_mem_alloc,
    129  1.8  cgd 	tc_mem_free,
    130  1.8  cgd 
    131  1.8  cgd 	/* read (single) */
    132  1.8  cgd 	tc_mem_read_1,
    133  1.8  cgd 	tc_mem_read_2,
    134  1.8  cgd 	tc_mem_read_4,
    135  1.8  cgd 	tc_mem_read_8,
    136  1.8  cgd 
    137  1.8  cgd 	/* read multi */
    138  1.8  cgd 	tc_mem_read_multi_1,
    139  1.8  cgd 	tc_mem_read_multi_2,
    140  1.8  cgd 	tc_mem_read_multi_4,
    141  1.8  cgd 	tc_mem_read_multi_8,
    142  1.8  cgd 
    143  1.8  cgd 	/* read region */
    144  1.8  cgd 	tc_mem_read_region_1,
    145  1.8  cgd 	tc_mem_read_region_2,
    146  1.8  cgd 	tc_mem_read_region_4,
    147  1.8  cgd 	tc_mem_read_region_8,
    148  1.8  cgd 
    149  1.8  cgd 	/* write (single) */
    150  1.8  cgd 	tc_mem_write_1,
    151  1.8  cgd 	tc_mem_write_2,
    152  1.8  cgd 	tc_mem_write_4,
    153  1.8  cgd 	tc_mem_write_8,
    154  1.8  cgd 
    155  1.8  cgd 	/* write multi */
    156  1.8  cgd 	tc_mem_write_multi_1,
    157  1.8  cgd 	tc_mem_write_multi_2,
    158  1.8  cgd 	tc_mem_write_multi_4,
    159  1.8  cgd 	tc_mem_write_multi_8,
    160  1.8  cgd 
    161  1.8  cgd 	/* write region */
    162  1.8  cgd 	tc_mem_write_region_1,
    163  1.8  cgd 	tc_mem_write_region_2,
    164  1.8  cgd 	tc_mem_write_region_4,
    165  1.8  cgd 	tc_mem_write_region_8,
    166  1.8  cgd 
    167  1.8  cgd 	/* set multi */
    168  1.8  cgd 	/* XXX IMPLEMENT */
    169  1.8  cgd 
    170  1.8  cgd 	/* set region */
    171  1.8  cgd 	/* XXX IMPLEMENT */
    172  1.8  cgd 
    173  1.8  cgd 	/* copy */
    174  1.8  cgd 	/* XXX IMPLEMENT */
    175  1.8  cgd 
    176  1.8  cgd 	/* barrier */
    177  1.8  cgd 	tc_mem_barrier,
    178  1.8  cgd };
    179  1.1  cgd 
    180  1.8  cgd bus_space_tag_t
    181  1.8  cgd tc_bus_mem_init(memv)
    182  1.1  cgd 	void *memv;
    183  1.1  cgd {
    184  1.8  cgd 	bus_space_tag_t h = &tc_mem_space;
    185  1.1  cgd 
    186  1.8  cgd 	h->abs_cookie = memv;
    187  1.8  cgd 	return (h);
    188  1.1  cgd }
    189  1.1  cgd 
    190  1.1  cgd int
    191  1.1  cgd tc_mem_map(v, memaddr, memsize, cacheable, memhp)
    192  1.1  cgd 	void *v;
    193  1.8  cgd 	bus_addr_t memaddr;
    194  1.8  cgd 	bus_size_t memsize;
    195  1.1  cgd 	int cacheable;
    196  1.8  cgd 	bus_space_handle_t *memhp;
    197  1.1  cgd {
    198  1.1  cgd 
    199  1.1  cgd 	if (memaddr & 0x7)
    200  1.1  cgd 		panic("tc_mem_map needs 8 byte alignment");
    201  1.1  cgd 	if (cacheable)
    202  1.7  cgd 		*memhp = ALPHA_PHYS_TO_K0SEG(memaddr);
    203  1.1  cgd 	else
    204  1.7  cgd 		*memhp = ALPHA_PHYS_TO_K0SEG(TC_DENSE_TO_SPARSE(memaddr));
    205  1.1  cgd 	return (0);
    206  1.1  cgd }
    207  1.1  cgd 
    208  1.1  cgd void
    209  1.1  cgd tc_mem_unmap(v, memh, memsize)
    210  1.1  cgd 	void *v;
    211  1.8  cgd 	bus_space_handle_t memh;
    212  1.8  cgd 	bus_size_t memsize;
    213  1.1  cgd {
    214  1.1  cgd 
    215  1.8  cgd 	/* XXX XX XXX nothing to do. */
    216  1.1  cgd }
    217  1.1  cgd 
    218  1.4  cgd int
    219  1.4  cgd tc_mem_subregion(v, memh, offset, size, nmemh)
    220  1.4  cgd 	void *v;
    221  1.8  cgd 	bus_space_handle_t memh, *nmemh;
    222  1.8  cgd 	bus_size_t offset, size;
    223  1.4  cgd {
    224  1.4  cgd 
    225  1.5  cgd 	/* Disallow subregioning that would make the handle unaligned. */
    226  1.5  cgd 	if ((offset & 0x7) != 0)
    227  1.5  cgd 		return (1);
    228  1.5  cgd 
    229  1.4  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    230  1.6  cgd 		*nmemh = memh + (offset << 1);
    231  1.4  cgd 	else
    232  1.6  cgd 		*nmemh = memh + offset;
    233  1.5  cgd 
    234  1.4  cgd 	return (0);
    235  1.4  cgd }
    236  1.4  cgd 
    237  1.8  cgd int
    238  1.8  cgd tc_mem_alloc(v, rstart, rend, size, align, boundary, cacheable, addrp, bshp)
    239  1.8  cgd 	void *v;
    240  1.8  cgd 	bus_addr_t rstart, rend, *addrp;
    241  1.8  cgd 	bus_size_t size, align, boundary;
    242  1.8  cgd 	int cacheable;
    243  1.8  cgd 	bus_space_handle_t *bshp;
    244  1.8  cgd {
    245  1.8  cgd 
    246  1.8  cgd 	/* XXX XXX XXX XXX XXX XXX */
    247  1.8  cgd 	panic("tc_mem_alloc unimplemented");
    248  1.8  cgd }
    249  1.8  cgd 
    250  1.8  cgd void
    251  1.8  cgd tc_mem_free(v, bsh, size)
    252  1.8  cgd 	void *v;
    253  1.8  cgd 	bus_space_handle_t bsh;
    254  1.8  cgd 	bus_size_t size;
    255  1.8  cgd {
    256  1.8  cgd 
    257  1.8  cgd 	/* XXX XXX XXX XXX XXX XXX */
    258  1.8  cgd 	panic("tc_mem_free unimplemented");
    259  1.8  cgd }
    260  1.8  cgd 
    261  1.1  cgd u_int8_t
    262  1.1  cgd tc_mem_read_1(v, memh, off)
    263  1.1  cgd 	void *v;
    264  1.8  cgd 	bus_space_handle_t memh;
    265  1.8  cgd 	bus_size_t off;
    266  1.1  cgd {
    267  1.1  cgd 	volatile u_int8_t *p;
    268  1.1  cgd 
    269  1.8  cgd 	alpha_mb();		/* XXX XXX XXX */
    270  1.2  cgd 
    271  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    272  1.1  cgd 		panic("tc_mem_read_1 not implemented for sparse space");
    273  1.1  cgd 
    274  1.1  cgd 	p = (u_int8_t *)(memh + off);
    275  1.1  cgd 	return (*p);
    276  1.1  cgd }
    277  1.1  cgd 
    278  1.1  cgd u_int16_t
    279  1.1  cgd tc_mem_read_2(v, memh, off)
    280  1.1  cgd 	void *v;
    281  1.8  cgd 	bus_space_handle_t memh;
    282  1.8  cgd 	bus_size_t off;
    283  1.1  cgd {
    284  1.1  cgd 	volatile u_int16_t *p;
    285  1.1  cgd 
    286  1.8  cgd 	alpha_mb();		/* XXX XXX XXX */
    287  1.2  cgd 
    288  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    289  1.1  cgd 		panic("tc_mem_read_2 not implemented for sparse space");
    290  1.1  cgd 
    291  1.1  cgd 	p = (u_int16_t *)(memh + off);
    292  1.1  cgd 	return (*p);
    293  1.1  cgd }
    294  1.1  cgd 
    295  1.1  cgd u_int32_t
    296  1.1  cgd tc_mem_read_4(v, memh, off)
    297  1.1  cgd 	void *v;
    298  1.8  cgd 	bus_space_handle_t memh;
    299  1.8  cgd 	bus_size_t off;
    300  1.1  cgd {
    301  1.1  cgd 	volatile u_int32_t *p;
    302  1.1  cgd 
    303  1.8  cgd 	alpha_mb();		/* XXX XXX XXX */
    304  1.2  cgd 
    305  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    306  1.1  cgd 		/* Nothing special to do for 4-byte sparse space accesses */
    307  1.1  cgd 		p = (u_int32_t *)(memh + (off << 1));
    308  1.1  cgd 	else
    309  1.1  cgd 		p = (u_int32_t *)(memh + off);
    310  1.1  cgd 	return (*p);
    311  1.1  cgd }
    312  1.1  cgd 
    313  1.1  cgd u_int64_t
    314  1.1  cgd tc_mem_read_8(v, memh, off)
    315  1.1  cgd 	void *v;
    316  1.8  cgd 	bus_space_handle_t memh;
    317  1.8  cgd 	bus_size_t off;
    318  1.1  cgd {
    319  1.1  cgd 	volatile u_int64_t *p;
    320  1.1  cgd 
    321  1.8  cgd 	alpha_mb();		/* XXX XXX XXX */
    322  1.2  cgd 
    323  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    324  1.1  cgd 		panic("tc_mem_read_8 not implemented for sparse space");
    325  1.1  cgd 
    326  1.1  cgd 	p = (u_int64_t *)(memh + off);
    327  1.1  cgd 	return (*p);
    328  1.1  cgd }
    329  1.1  cgd 
    330  1.8  cgd 
    331  1.8  cgd #define	tc_mem_read_multi_N(BYTES,TYPE)					\
    332  1.8  cgd void									\
    333  1.8  cgd __abs_c(tc_mem_read_multi_,BYTES)(v, h, o, a, c)			\
    334  1.8  cgd 	void *v;							\
    335  1.8  cgd 	bus_space_handle_t h;						\
    336  1.8  cgd 	bus_size_t o, c;						\
    337  1.8  cgd 	TYPE *a;							\
    338  1.8  cgd {									\
    339  1.8  cgd 									\
    340  1.8  cgd 	while (c-- > 0) {						\
    341  1.8  cgd 		tc_mem_barrier(v, h, o, sizeof(*a), BUS_BARRIER_READ);	\
    342  1.8  cgd 		*a++ = __abs_c(tc_mem_read_,BYTES)(v, h, o);		\
    343  1.8  cgd 	}								\
    344  1.8  cgd }
    345  1.8  cgd tc_mem_read_multi_N(1,u_int8_t)
    346  1.8  cgd tc_mem_read_multi_N(2,u_int16_t)
    347  1.8  cgd tc_mem_read_multi_N(4,u_int32_t)
    348  1.8  cgd tc_mem_read_multi_N(8,u_int64_t)
    349  1.8  cgd 
    350  1.8  cgd #define	tc_mem_read_region_N(BYTES,TYPE)				\
    351  1.8  cgd void									\
    352  1.8  cgd __abs_c(tc_mem_read_region_,BYTES)(v, h, o, a, c)			\
    353  1.8  cgd 	void *v;							\
    354  1.8  cgd 	bus_space_handle_t h;						\
    355  1.8  cgd 	bus_size_t o, c;						\
    356  1.8  cgd 	TYPE *a;							\
    357  1.8  cgd {									\
    358  1.8  cgd 									\
    359  1.8  cgd 	while (c-- > 0) {						\
    360  1.8  cgd 		*a++ = __abs_c(tc_mem_read_,BYTES)(v, h, o);		\
    361  1.8  cgd 		o += sizeof(*a);					\
    362  1.8  cgd 	}								\
    363  1.8  cgd }
    364  1.8  cgd tc_mem_read_region_N(1,u_int8_t)
    365  1.8  cgd tc_mem_read_region_N(2,u_int16_t)
    366  1.8  cgd tc_mem_read_region_N(4,u_int32_t)
    367  1.8  cgd tc_mem_read_region_N(8,u_int64_t)
    368  1.8  cgd 
    369  1.1  cgd void
    370  1.1  cgd tc_mem_write_1(v, memh, off, val)
    371  1.1  cgd 	void *v;
    372  1.8  cgd 	bus_space_handle_t memh;
    373  1.8  cgd 	bus_size_t off;
    374  1.1  cgd 	u_int8_t val;
    375  1.1  cgd {
    376  1.1  cgd 
    377  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0) {
    378  1.1  cgd 		volatile u_int64_t *p, v;
    379  1.1  cgd 		u_int64_t shift, msk;
    380  1.1  cgd 
    381  1.5  cgd 		shift = off & 0x3;
    382  1.1  cgd 		off &= 0x3;
    383  1.1  cgd 
    384  1.1  cgd 		p = (u_int64_t *)(memh + (off << 1));
    385  1.1  cgd 
    386  1.1  cgd 		msk = ~(0x1 << shift) & 0xf;
    387  1.1  cgd 		v = (msk << 32) | (((u_int64_t)val) << (shift * 8));
    388  1.1  cgd 
    389  1.1  cgd 		*p = val;
    390  1.1  cgd 	} else {
    391  1.1  cgd 		volatile u_int8_t *p;
    392  1.1  cgd 
    393  1.1  cgd 		p = (u_int8_t *)(memh + off);
    394  1.1  cgd 		*p = val;
    395  1.1  cgd 	}
    396  1.8  cgd         alpha_mb();		/* XXX XXX XXX */
    397  1.1  cgd }
    398  1.1  cgd 
    399  1.1  cgd void
    400  1.1  cgd tc_mem_write_2(v, memh, off, val)
    401  1.1  cgd 	void *v;
    402  1.8  cgd 	bus_space_handle_t memh;
    403  1.8  cgd 	bus_size_t off;
    404  1.1  cgd 	u_int16_t val;
    405  1.1  cgd {
    406  1.1  cgd 
    407  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0) {
    408  1.1  cgd 		volatile u_int64_t *p, v;
    409  1.1  cgd 		u_int64_t shift, msk;
    410  1.1  cgd 
    411  1.5  cgd 		shift = off & 0x2;
    412  1.1  cgd 		off &= 0x3;
    413  1.1  cgd 
    414  1.1  cgd 		p = (u_int64_t *)(memh + (off << 1));
    415  1.1  cgd 
    416  1.1  cgd 		msk = ~(0x3 << shift) & 0xf;
    417  1.1  cgd 		v = (msk << 32) | (((u_int64_t)val) << (shift * 8));
    418  1.1  cgd 
    419  1.1  cgd 		*p = val;
    420  1.1  cgd 	} else {
    421  1.1  cgd 		volatile u_int16_t *p;
    422  1.1  cgd 
    423  1.1  cgd 		p = (u_int16_t *)(memh + off);
    424  1.1  cgd 		*p = val;
    425  1.1  cgd 	}
    426  1.8  cgd         alpha_mb();		/* XXX XXX XXX */
    427  1.1  cgd }
    428  1.1  cgd 
    429  1.1  cgd void
    430  1.1  cgd tc_mem_write_4(v, memh, off, val)
    431  1.1  cgd 	void *v;
    432  1.8  cgd 	bus_space_handle_t memh;
    433  1.8  cgd 	bus_size_t off;
    434  1.1  cgd 	u_int32_t val;
    435  1.1  cgd {
    436  1.1  cgd 	volatile u_int32_t *p;
    437  1.1  cgd 
    438  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    439  1.1  cgd 		/* Nothing special to do for 4-byte sparse space accesses */
    440  1.1  cgd 		p = (u_int32_t *)(memh + (off << 1));
    441  1.1  cgd 	else
    442  1.1  cgd 		p = (u_int32_t *)(memh + off);
    443  1.1  cgd 	*p = val;
    444  1.8  cgd         alpha_mb();		/* XXX XXX XXX */
    445  1.1  cgd }
    446  1.1  cgd 
    447  1.1  cgd void
    448  1.1  cgd tc_mem_write_8(v, memh, off, val)
    449  1.1  cgd 	void *v;
    450  1.8  cgd 	bus_space_handle_t memh;
    451  1.8  cgd 	bus_size_t off;
    452  1.1  cgd 	u_int64_t val;
    453  1.1  cgd {
    454  1.1  cgd 	volatile u_int64_t *p;
    455  1.1  cgd 
    456  1.1  cgd 	if ((memh & TC_SPACE_SPARSE) != 0)
    457  1.1  cgd 		panic("tc_mem_read_8 not implemented for sparse space");
    458  1.1  cgd 
    459  1.1  cgd 	p = (u_int64_t *)(memh + off);
    460  1.1  cgd 	*p = val;
    461  1.8  cgd         alpha_mb();		/* XXX XXX XXX */
    462  1.3  cgd }
    463  1.8  cgd #define	tc_mem_write_multi_N(BYTES,TYPE)				\
    464  1.8  cgd void									\
    465  1.8  cgd __abs_c(tc_mem_write_multi_,BYTES)(v, h, o, a, c)			\
    466  1.8  cgd 	void *v;							\
    467  1.8  cgd 	bus_space_handle_t h;						\
    468  1.8  cgd 	bus_size_t o, c;						\
    469  1.8  cgd 	const TYPE *a;							\
    470  1.8  cgd {									\
    471  1.8  cgd 									\
    472  1.8  cgd 	while (c-- > 0) {						\
    473  1.8  cgd 		__abs_c(tc_mem_write_,BYTES)(v, h, o, *a++);		\
    474  1.8  cgd 		tc_mem_barrier(v, h, o, sizeof(*a), BUS_BARRIER_WRITE);	\
    475  1.8  cgd 	}								\
    476  1.8  cgd }
    477  1.8  cgd tc_mem_write_multi_N(1,u_int8_t)
    478  1.8  cgd tc_mem_write_multi_N(2,u_int16_t)
    479  1.8  cgd tc_mem_write_multi_N(4,u_int32_t)
    480  1.8  cgd tc_mem_write_multi_N(8,u_int64_t)
    481  1.8  cgd 
    482  1.8  cgd #define	tc_mem_write_region_N(BYTES,TYPE)				\
    483  1.8  cgd void									\
    484  1.8  cgd __abs_c(tc_mem_write_region_,BYTES)(v, h, o, a, c)			\
    485  1.8  cgd 	void *v;							\
    486  1.8  cgd 	bus_space_handle_t h;						\
    487  1.8  cgd 	bus_size_t o, c;						\
    488  1.8  cgd 	const TYPE *a;							\
    489  1.8  cgd {									\
    490  1.8  cgd 									\
    491  1.8  cgd 	while (c-- > 0) {						\
    492  1.8  cgd 		__abs_c(tc_mem_write_,BYTES)(v, h, o, *a);		\
    493  1.8  cgd 		o += sizeof(*a);					\
    494  1.8  cgd 		a++;							\
    495  1.8  cgd 	}								\
    496  1.8  cgd }
    497  1.8  cgd tc_mem_write_region_N(1,u_int8_t)
    498  1.8  cgd tc_mem_write_region_N(2,u_int16_t)
    499  1.8  cgd tc_mem_write_region_N(4,u_int32_t)
    500  1.8  cgd tc_mem_write_region_N(8,u_int64_t)
    501  1.3  cgd 
    502  1.8  cgd void
    503  1.8  cgd tc_mem_barrier(v, h, o, l, f)
    504  1.8  cgd 	void *v;
    505  1.8  cgd 	bus_space_handle_t h;
    506  1.8  cgd 	bus_size_t o, l;
    507  1.8  cgd 	int f;
    508  1.3  cgd {
    509  1.3  cgd 
    510  1.8  cgd 	if ((f & BUS_BARRIER_READ) != 0)
    511  1.8  cgd 		alpha_mb();
    512  1.8  cgd 	else if ((f & BUS_BARRIER_WRITE) != 0)
    513  1.8  cgd 		alpha_wmb();
    514  1.1  cgd }
    515