Home | History | Annotate | Line # | Download | only in tlsb
tlsbreg.h revision 1.3.2.1
      1  1.3.2.1  cgd /* $NetBSD: tlsbreg.h,v 1.3.2.1 1997/06/01 04:15:05 cgd Exp $ */
      2      1.1  cgd 
      3      1.1  cgd /*
      4      1.2  cgd  * Copyright (c) 1997 by Matthew Jacob
      5      1.1  cgd  * NASA AMES Research Center.
      6      1.1  cgd  * All rights reserved.
      7      1.1  cgd  *
      8      1.1  cgd  * Based in part upon a prototype version by Jason Thorpe
      9      1.1  cgd  * Copyright (c) 1996 by Jason Thorpe.
     10      1.1  cgd  *
     11      1.1  cgd  * Redistribution and use in source and binary forms, with or without
     12      1.1  cgd  * modification, are permitted provided that the following conditions
     13      1.1  cgd  * are met:
     14      1.1  cgd  * 1. Redistributions of source code must retain the above copyright
     15      1.1  cgd  *    notice immediately at the beginning of the file, without modification,
     16      1.1  cgd  *    this list of conditions, and the following disclaimer.
     17      1.1  cgd  * 2. Redistributions in binary form must reproduce the above copyright
     18      1.1  cgd  *    notice, this list of conditions and the following disclaimer in the
     19      1.1  cgd  *    documentation and/or other materials provided with the distribution.
     20      1.1  cgd  * 3. The name of the author may not be used to endorse or promote products
     21      1.1  cgd  *    derived from this software without specific prior written permission.
     22      1.1  cgd  *
     23      1.1  cgd  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     24      1.1  cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25      1.1  cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26      1.1  cgd  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
     27      1.1  cgd  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28      1.1  cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29      1.1  cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30      1.1  cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31      1.1  cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32      1.1  cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33      1.1  cgd  * SUCH DAMAGE.
     34      1.1  cgd  */
     35      1.1  cgd 
     36      1.1  cgd /*
     37      1.1  cgd  * Definitions for the TurboLaser System Bus found on
     38      1.1  cgd  * AlphaServer 8200/8400 systems.
     39      1.1  cgd  */
     40      1.1  cgd 
     41      1.1  cgd /*
     42      1.1  cgd  * There are 9 TurboLaser nodes, 0 though 8.  Their uses are defined as
     43      1.1  cgd  * follows:
     44      1.1  cgd  *
     45      1.1  cgd  *	Node	Module
     46      1.1  cgd  *	----    ------
     47      1.1  cgd  *	0	CPU, Memory
     48      1.1  cgd  *	1	CPU, Memory
     49      1.1  cgd  *	2	CPU, Memory
     50      1.1  cgd  *	3	CPU, Memory
     51      1.1  cgd  *	4	CPU, Memory, I/O
     52      1.1  cgd  *	5	CPU, Memory, I/O
     53      1.1  cgd  *	6	CPU, Memory, I/O
     54      1.1  cgd  *	7	CPU, Memory, I/O
     55      1.1  cgd  *	8	I/O
     56      1.1  cgd  *
     57      1.1  cgd  * A node occurs every 0x00400000 bytes.
     58      1.1  cgd  *
     59      1.1  cgd  * Note, the AlphaServer 8200 only has nodes 4 though 8.
     60      1.1  cgd  */
     61      1.1  cgd 
     62      1.1  cgd #define TLSB_NODE_BASE		0x000000ff88000000	/* Dense */
     63      1.1  cgd #define TLSB_NODE_SIZE		0x00400000
     64      1.1  cgd #define TLSB_NODE_MAX		8
     65      1.1  cgd 
     66      1.1  cgd /* Translate a node number to an address. */
     67      1.1  cgd #define TLSB_NODE_ADDR(_node)					\
     68      1.1  cgd 	(long)(TLSB_NODE_BASE + ((_node) * TLSB_NODE_SIZE))
     69      1.1  cgd 
     70      1.1  cgd #define TLSB_NODE_REG_ADDR(_node, _reg)				\
     71      1.1  cgd 	KV((long)TLSB_NODE_ADDR((_node)) + (_reg))
     72      1.1  cgd 
     73      1.1  cgd /* Access the specified register on the specified node. */
     74      1.1  cgd #define TLSB_GET_NODEREG(_node, _reg)				\
     75      1.1  cgd 	*(volatile u_int32_t *)(TLSB_NODE_REG_ADDR((_node), (_reg)))
     76      1.1  cgd #define TLSB_PUT_NODEREG(_node, _reg, _val)			\
     77      1.1  cgd 	*(volatile u_int32_t *)(TLSB_NODE_REG_ADDR((_node), (_reg))) = (_val)
     78      1.1  cgd 
     79      1.1  cgd /*
     80      1.1  cgd  * Some registers are shared by all TurboLaser nodes, and appear in
     81      1.1  cgd  * the TurboLaser Broadcast space.
     82      1.1  cgd  */
     83      1.1  cgd #define TLSB_BCAST_BASE		0x000000ff8e000000	/* Dense */
     84      1.1  cgd 
     85      1.1  cgd #define TLSB_BCAST_REG_ADDR(_reg)	KV((long)(TLSB_BCASE_BASE + (_reg)))
     86      1.1  cgd 
     87      1.1  cgd /* Access the specified register in the broadcast space. */
     88      1.1  cgd #define TLSB_GET_BCASTREG(_reg)					\
     89      1.1  cgd 	*(volatile u_int32_t *)(TLSB_BCAST_REG_ADDR + (_reg))
     90      1.1  cgd #define TLSB_PUT_BCASTREG(_reg, _val)				\
     91      1.1  cgd 	*(volatile u_int32_t *)(TLSB_BCAST_REG_ADDR + (_reg)) = (_val)
     92      1.1  cgd 
     93      1.1  cgd /*
     94      1.1  cgd  * Location of the Gbus, the per-CPU bus containing the clock and
     95      1.1  cgd  * console hardware.
     96      1.1  cgd  */
     97      1.1  cgd #define TLSB_GBUS_BASE		0x000000ff90000000	/* Dense */
     98      1.1  cgd 
     99      1.1  cgd /*
    100      1.1  cgd  * Note that not every module type supports each TurboLaser register.
    101      1.1  cgd  * The following defines the keys used to denote module support for
    102      1.1  cgd  * a given register:
    103      1.1  cgd  *
    104      1.1  cgd  *	C	Supported by CPU module
    105      1.1  cgd  *	M	Supported by Memory module
    106      1.1  cgd  *	I	Supported by I/O module
    107      1.1  cgd  */
    108      1.1  cgd 
    109      1.1  cgd /*
    110      1.1  cgd  * Per-node TurboLaser System Bus registers, offsets from the
    111      1.1  cgd  * base of the node.
    112      1.1  cgd  */
    113      1.1  cgd #define TLDEV		0x0000		/* CMI: Device Register */
    114      1.1  cgd #define TLBER		0x0040		/* CMI: Bus Error Register */
    115      1.1  cgd #define TLCNR		0x0080		/* CMI: Congfiguration Register */
    116      1.1  cgd #define TLVID		0x00c0		/* CM: Virtual ID Register */
    117      1.1  cgd #define TLMMR0		0x0200		/* CM: Memory Mapping Register 0 */
    118      1.1  cgd #define TLMMR1		0x0240		/* CM: Memory Mapping Register 1 */
    119      1.1  cgd #define TLMMR2		0x0280		/* CM: Memory Mapping Register 2 */
    120      1.1  cgd #define TLMMR3		0x02c0		/* CM: Memory Mapping Register 3 */
    121      1.1  cgd #define TLMMR4		0x0300		/* CM: Memory Mapping Register 4 */
    122      1.1  cgd #define TLMMR5		0x0340		/* CM: Memory Mapping Register 5 */
    123      1.1  cgd #define TLMMR6		0x0380		/* CM: Memory Mapping Register 6 */
    124      1.1  cgd #define TLMMR7		0x03c0		/* CM: Memory Mapping Register 7 */
    125      1.1  cgd #define TLFADR0		0x0600		/* MI: Failing Address Register 0 */
    126      1.1  cgd #define TLFADR1		0x0640		/* MI: Failing Address Register 1 */
    127      1.1  cgd #define TLESR0		0x0680		/* CMI: Error Syndrome Register 0 */
    128      1.1  cgd #define TLESR1		0x06c0		/* CMI: Error Syndrome Register 1 */
    129      1.1  cgd #define TLESR2		0x0700		/* CMI: Error Syndrome Register 2 */
    130      1.1  cgd #define TLESR3		0x0740		/* CMI: Error Syndrome Register 3 */
    131      1.1  cgd #define TLILID0		0x0a00		/* I: Int. Level 0 IDENT Register */
    132      1.1  cgd #define TLILID1		0x0a40		/* I: Int. Level 1 IDENT Register */
    133      1.1  cgd #define TLILID2		0x0a80		/* I: Int. Level 2 IDENT Register */
    134      1.1  cgd #define TLILID3		0x0ac0		/* I: Int. Level 3 IDENT Register */
    135      1.1  cgd #define TLCPUMASK	0x0b00		/* I: CPU Interrupt Mask Register */
    136      1.1  cgd #define TLMBPTR		0x0c00		/* I: Mailbox Pointer Register */
    137      1.1  cgd #define	TLEPAERR	0x1500		/* C: ADG error register */
    138      1.1  cgd 
    139      1.1  cgd /*
    140      1.1  cgd  * Registers shared between TurboLaser nodes, offsets from the
    141      1.1  cgd  * TurboLaser Broadcast Base.
    142      1.1  cgd  */
    143      1.1  cgd #define TLPRIVATE	0x0000		/* CMI: private "global" space */
    144      1.1  cgd #define TLIPINTR	0x0040		/* C: Interprocessor Int. Register */
    145      1.1  cgd #define TLIOINTR4	0x0100		/* C: I/O Interrupt Register 4 */
    146      1.1  cgd #define TLIOINTR5	0x0140		/* C: I/O Interrupt Register 5 */
    147      1.1  cgd #define TLIOINTR6	0x0180		/* C: I/O Interrupt Register 6 */
    148      1.1  cgd #define TLIOINTR7	0x01c0		/* C: I/O Interrupt Register 7 */
    149      1.1  cgd #define TLIOINTR8	0x0200		/* C: I/O Interrupt Register 8 */
    150      1.1  cgd #define TLWSDQR4	0x0400		/* C: Win Spc Dcr Que Ctr Reg 4 */
    151      1.1  cgd #define TLWSDQR5	0x0440		/* C: Win Spc Dcr Que Ctr Reg 5 */
    152      1.1  cgd #define TLWSDQR6	0x0480		/* C: Win Spc Dcr Que Ctr Reg 6 */
    153      1.1  cgd #define TLWSDQR7	0x04c0		/* C: Win Spc Dcr Que Ctr Reg 7 */
    154      1.1  cgd #define TLWSDQR8	0x0500		/* C: Win Spc Dcr Que Ctr Reg 8 */
    155      1.1  cgd #define TLRMDQRX	0x0600		/* C: Mem Chan Dcr Que Ctr Reg X */
    156      1.1  cgd #define TLRMDQR8	0x0640		/* C: Mem Chan Dcr Que Ctr Reg 8 */
    157      1.1  cgd #define TLRDRD		0x0800		/* C: CSR Read Data Rtn Data Reg */
    158      1.1  cgd #define TLRDRE		0x0840		/* C: CSR Read Data Rtn Error Reg */
    159      1.1  cgd #define TLMCR		0x1880		/* M: Memory Control Register */
    160      1.1  cgd 
    161      1.1  cgd /*
    162      1.1  cgd  * TLDEV - Device Register
    163      1.1  cgd  *
    164      1.1  cgd  * Access: R/W
    165      1.1  cgd  *
    166      1.1  cgd  * Notes:
    167      1.1  cgd  *	Register is loaded during initialization with information
    168      1.1  cgd  *	that identifies a node.  A zero value indicates a non-initialized
    169      1.1  cgd  *	(slot empty) node.
    170      1.1  cgd  *
    171      1.1  cgd  *	Bits 0-15 contain the hardware device type, bits 16-23
    172      1.1  cgd  *	the board's software revision, and bits 24-31 the board's
    173      1.1  cgd  *	hardware revision.
    174      1.1  cgd  *
    175      1.1  cgd  *	The device type portion is laid out as follows:
    176      1.1  cgd  *
    177      1.1  cgd  *		Bit 15: identifies a CPU
    178      1.1  cgd  *		Bit 14: identifies a memory board
    179      1.1  cgd  *		Bit 13: identifies an I/O board
    180      1.1  cgd  *		Bits 0-7: specify the ID of a node type
    181      1.1  cgd  */
    182      1.1  cgd #define TLDEV_DTYPE_MASK	0x0000ffff
    183      1.1  cgd #define TLDEV_DTYPE_KFTHA	0x2000		/* KFTHA board, I/O */
    184      1.1  cgd #define TLDEV_DTYPE_KFTIA	0x2020		/* KFTIA board, I/O */
    185      1.1  cgd #define TLDEV_DTYPE_MS7CC	0x5000		/* Memory board */
    186      1.1  cgd #define TLDEV_DTYPE_SCPU4	0x8011		/* 1 CPU, 4mb cache */
    187      1.1  cgd #define TLDEV_DTYPE_SCPU16	0x8012		/* 1 CPU, 16mb cache */
    188      1.1  cgd #define TLDEV_DTYPE_DCPU4	0x8014		/* 2 CPU, 4mb cache */
    189      1.1  cgd #define TLDEV_DTYPE_DCPU16	0x8015		/* 2 CPU, 16mb cache */
    190      1.1  cgd 
    191      1.1  cgd #define TLDEV_DTYPE(_val)	((_val) & TLDEV_DTYPE_MASK)
    192      1.1  cgd #	define	TLDEV_ISCPU(_val)	(TLDEV_DTYPE(_val) & 0x8000)
    193      1.1  cgd #	define	TLDEV_ISMEM(_val)	(TLDEV_DTYPE(_val) & 0x4000)
    194      1.1  cgd #	define	TLDEV_ISIOPORT(_val)	(TLDEV_DTYPE(_val) & 0x2000)
    195      1.1  cgd #define TLDEV_SWREV(_val)	(((_val) >> 16) & 0xff)
    196      1.1  cgd #define TLDEV_HWREV(_val)	(((_val) >> 24) & 0xff)
    197      1.1  cgd 
    198      1.1  cgd /*
    199      1.1  cgd  * TLBER - Bus Error Register
    200      1.1  cgd  *
    201      1.1  cgd  * Access: R/W
    202      1.1  cgd  *
    203      1.1  cgd  * Notes:
    204      1.1  cgd  *	This register contains information about TLSB errors detected by
    205      1.1  cgd  *	nodes on the TLSB.  The register will become locked when:
    206      1.1  cgd  *
    207      1.1  cgd  *		* Any error occurs and the "lock on first error"
    208      1.1  cgd  *		  bit of the Configuration Register is set.
    209      1.1  cgd  *
    210      1.1  cgd  *		* Any bit other than 20-23 (DS0-DS3) becomes set.
    211      1.1  cgd  *
    212      1.1  cgd  *	and will remain locked until either:
    213      1.1  cgd  *
    214      1.1  cgd  *		* All bits in the TLBER are cleared.
    215      1.1  cgd  *
    216      1.1  cgd  *		* The "lock on first error" bit is cleared.
    217      1.1  cgd  *
    218      1.1  cgd  *	TLBER locking is intended for diagnosic purposes only, and
    219      1.1  cgd  *	not for general use.
    220      1.1  cgd  */
    221      1.1  cgd #define TLBER_ATCE	0x00000001	/* Addr Transmit Ck Error */
    222      1.1  cgd #define TLBER_APE	0x00000002	/* Addr Parity Error */
    223      1.1  cgd #define TLBER_BAE	0x00000004	/* Bank Avail Violation Error */
    224      1.1  cgd #define TLBER_LKTO	0x00000008	/* Bank Lock Timeout */
    225      1.1  cgd #define TLBER_NAE	0x00000010	/* No Ack Error */
    226      1.1  cgd #define TLBER_RTCE	0x00000020	/* Read Transmit Ck Error */
    227      1.1  cgd #define TLBER_ACKTCE	0x00000040	/* Ack Transmit Ck Error */
    228      1.1  cgd #define TLBER_MMRE	0x00000080	/* Mem Mapping Register Error */
    229      1.1  cgd #define TLBER_FNAE	0x00000100	/* Fatal No Ack Error */
    230      1.1  cgd #define TLBER_REQDE	0x00000200	/* Request Deassertion Error */
    231      1.1  cgd #define TLBER_ATDE	0x00000400	/* Addredd Transmitter During Error */
    232      1.1  cgd #define TLBER_UDE	0x00010000	/* Uncorrectable Data Error */
    233      1.1  cgd #define TLBER_CWDE	0x00020000	/* Correctable Write Data Error */
    234      1.1  cgd #define TLBER_CRDE	0x00040000	/* Correctable Read Data Error */
    235      1.1  cgd #define TLBER_CRDE2	0x00080000	/* ...ditto... */
    236      1.1  cgd #define TLBER_DS0	0x00100000	/* Data Synd 0 */
    237      1.1  cgd #define TLBER_DS1	0x00200000	/* Data Synd 1 */
    238      1.1  cgd #define TLBER_DS2	0x00400000	/* Data Synd 2 */
    239      1.1  cgd #define TLBER_DS3	0x00800000	/* Data Synd 3 */
    240      1.1  cgd #define TLBER_DTDE	0x01000000	/* Data Transmitter During Error */
    241      1.1  cgd #define TLBER_FDTCE	0x02000000	/* Fatal Data Transmit Ck Error */
    242      1.1  cgd #define TLBER_UACKE	0x04000000	/* Unexpected Ack Error */
    243      1.1  cgd #define TLBER_ABTCE	0x08000000	/* Addr Bus Transmit Error */
    244      1.1  cgd #define TLBER_DCTCE	0x10000000	/* Data Control Transmit Ck Error */
    245      1.1  cgd #define TLBER_SEQE	0x20000000	/* Sequence Error */
    246      1.1  cgd #define TLBER_DSE	0x40000000	/* Data Status Error */
    247      1.1  cgd #define TLBER_DTO	0x80000000	/* Data Timeout Error */
    248      1.1  cgd 
    249      1.1  cgd /*
    250      1.1  cgd  * TLCNR - Configuration Register
    251      1.1  cgd  *
    252      1.1  cgd  * Access: R/W
    253      1.1  cgd  */
    254      1.1  cgd #define TLCNR_CWDD	0x00000001	/* Corr Write Data Err INTR Dis */
    255      1.1  cgd #define TLCNR_CRDD	0x00000002	/* Corr Read Data Err INTR Dis */
    256      1.1  cgd #define TLCNR_LKTOD	0x00000004	/* Bank Lock Timeout Disable */
    257      1.1  cgd #define TLCNR_DTOD	0x00000008	/* Data Timeout Disable */
    258      1.1  cgd #define TLCNR_STF_A	0x00001000	/* Self-Test Fail A */
    259      1.1  cgd #define TLCNR_STF_B	0x00002000	/* Self-Test Fail B */
    260      1.1  cgd #define TLCNR_HALT_A	0x00100000	/* Halt A */
    261      1.1  cgd #define TLCNR_HALT_B	0x00200000	/* Halt B */
    262      1.1  cgd #define TLCNR_RSTSTAT	0x10000000	/* Reset Status */
    263      1.1  cgd #define TLCNR_NRST	0x40000000	/* Node Reset */
    264      1.1  cgd #define TLCNR_LOFE	0x80000000	/* Lock On First Error */
    265      1.1  cgd 
    266      1.1  cgd #define TLCNR_NODE_MASK	0x000000f0	/* Node ID mask */
    267      1.1  cgd #define TLCNR_NODE_SHIFT	 4
    268      1.1  cgd 
    269      1.1  cgd #define TLCNR_VCNT_MASK	0x00000f00	/* VCNT mask */
    270      1.1  cgd #define TLCNR_VCNT_SHIFT	 8
    271      1.1  cgd 
    272      1.1  cgd /*
    273      1.1  cgd  * TLVID - Virtual ID Register
    274      1.1  cgd  *
    275      1.1  cgd  * Access: R/W
    276      1.1  cgd  *
    277      1.1  cgd  * Notes:
    278      1.1  cgd  *	Virtual units can be CPUs or Memory boards.  The units are
    279      1.1  cgd  *	are addressed using virtual IDs.  These virtual IDs are assigned
    280      1.1  cgd  *	by writing to the TLVID register.  The upper 24 bits of this
    281      1.1  cgd  *	register are reserved and must be written as `0'.
    282      1.1  cgd  */
    283      1.1  cgd #define TLVID_VIDA_MASK	0x0000000f	/* Virtual ID for unit 0 */
    284      1.1  cgd #define TLVID_VIDA_SHIFT	 0
    285      1.1  cgd 
    286      1.1  cgd #define TLVID_VIDB_MASK	0x000000f0	/* Virtual ID for unit 1 */
    287      1.1  cgd #define TLVID_VIDB_SHIFT	 4
    288      1.1  cgd 
    289      1.1  cgd /*
    290      1.1  cgd  * TLMMRn - Memory Mapping Registers
    291      1.1  cgd  *
    292      1.1  cgd  * Access: W
    293      1.1  cgd  *
    294      1.1  cgd  * Notes:
    295      1.1  cgd  *	Contains mapping information for doing a bank-decode.
    296      1.1  cgd  */
    297      1.1  cgd #define TLMMR_INTMASK	0x00000003	/* Valid bits in Interleave */
    298      1.1  cgd #define TLMMR_ADRMASK	0x000000f0	/* Valid bits in Address */
    299      1.1  cgd #define TLMMR_SBANK	0x00000800	/* Single-bank indicator */
    300      1.1  cgd #define TLMMR_VALID	0x80000000	/* Indicated mapping is valid */
    301      1.1  cgd 
    302      1.1  cgd #define TLMMR_INTLV_MASK 0x00000700	/* Mask for interleave value */
    303      1.1  cgd #define TLMMR_INTLV_SHIFT	  8
    304      1.1  cgd 
    305      1.1  cgd #define TLMMR_ADDRESS_MASK 0x03fff000	/* Mask for address value */
    306      1.1  cgd #define TLMMR_ADDRESS_SHIFT	   12
    307      1.1  cgd 
    308      1.1  cgd /*
    309      1.1  cgd  * TLFADRn - Failing Address Registers
    310      1.1  cgd  *
    311      1.1  cgd  * Access: R/W
    312      1.1  cgd  *
    313      1.1  cgd  * Notes:
    314      1.1  cgd  *	These registers contain status information for a failed address.
    315      1.1  cgd  *	Not all nodes preserve this information.  The validation bits
    316      1.1  cgd  *	indicate the validity of a given field.
    317      1.1  cgd  */
    318      1.1  cgd 
    319