1 1.17 riastrad /* $NetBSD: pte.h,v 1.17 2022/08/21 09:12:43 riastradh Exp $ */ 2 1.1 fvdl 3 1.1 fvdl /* 4 1.1 fvdl * Copyright (c) 2001 Wasabi Systems, Inc. 5 1.1 fvdl * All rights reserved. 6 1.1 fvdl * 7 1.1 fvdl * Written by Frank van der Linden for Wasabi Systems, Inc. 8 1.1 fvdl * 9 1.1 fvdl * Redistribution and use in source and binary forms, with or without 10 1.1 fvdl * modification, are permitted provided that the following conditions 11 1.1 fvdl * are met: 12 1.1 fvdl * 1. Redistributions of source code must retain the above copyright 13 1.1 fvdl * notice, this list of conditions and the following disclaimer. 14 1.1 fvdl * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 fvdl * notice, this list of conditions and the following disclaimer in the 16 1.1 fvdl * documentation and/or other materials provided with the distribution. 17 1.1 fvdl * 3. All advertising materials mentioning features or use of this software 18 1.1 fvdl * must display the following acknowledgement: 19 1.1 fvdl * This product includes software developed for the NetBSD Project by 20 1.1 fvdl * Wasabi Systems, Inc. 21 1.1 fvdl * 4. The name of Wasabi Systems, Inc. may not be used to endorse 22 1.1 fvdl * or promote products derived from this software without specific prior 23 1.1 fvdl * written permission. 24 1.1 fvdl * 25 1.1 fvdl * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND 26 1.1 fvdl * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 27 1.1 fvdl * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 28 1.1 fvdl * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC 29 1.1 fvdl * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 30 1.1 fvdl * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 31 1.1 fvdl * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 32 1.1 fvdl * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 33 1.1 fvdl * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 34 1.1 fvdl * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 35 1.1 fvdl * POSSIBILITY OF SUCH DAMAGE. 36 1.1 fvdl */ 37 1.1 fvdl 38 1.1 fvdl #ifndef _AMD64_PTE_H_ 39 1.1 fvdl #define _AMD64_PTE_H_ 40 1.1 fvdl 41 1.8 njoly #ifdef __x86_64__ 42 1.8 njoly 43 1.1 fvdl /* 44 1.1 fvdl * amd64 MMU hardware structure: 45 1.1 fvdl * 46 1.1 fvdl * the (first generation) amd64 MMU is a 4-level MMU which maps 2^48 bytes 47 1.9 maxv * of virtual memory. The pagesize we use is 4K (4096 [0x1000] bytes), 48 1.1 fvdl * although 2M and 4M can be used as well. The indexes in the levels 49 1.1 fvdl * are 9 bits wide (512 64bit entries per level), dividing the bits 50 1.1 fvdl * 9-9-9-9-12. 51 1.1 fvdl * 52 1.1 fvdl * The top level table, called PML4, contains 512 64bit entries pointing 53 1.1 fvdl * to 3rd level table. The 3rd level table is called the 'page directory 54 1.1 fvdl * pointers directory' and has 512 entries pointing to page directories. 55 1.1 fvdl * The 2nd level is the page directory, containing 512 pointers to 56 1.1 fvdl * page table pages. Lastly, level 1 consists of pages containing 512 57 1.1 fvdl * PTEs. 58 1.1 fvdl * 59 1.1 fvdl * Simply put, levels 4-1 all consist of pages containing 512 60 1.1 fvdl * entries pointing to the next level. Level 0 is the actual PTEs 61 1.1 fvdl * themselves. 62 1.1 fvdl * 63 1.1 fvdl * For a description on the other bits, which are i386 compatible, 64 1.1 fvdl * see the i386 pte.h 65 1.1 fvdl */ 66 1.1 fvdl 67 1.1 fvdl #if !defined(_LOCORE) 68 1.1 fvdl /* 69 1.9 maxv * Here we define the data types for PDEs and PTEs. 70 1.1 fvdl */ 71 1.15 riastrad #include <sys/stdint.h> 72 1.4 cegger typedef uint64_t pd_entry_t; /* PDE */ 73 1.4 cegger typedef uint64_t pt_entry_t; /* PTE */ 74 1.1 fvdl #endif 75 1.1 fvdl 76 1.1 fvdl /* 77 1.17 riastrad * Mask to get rid of the sign-extended part of addresses. 78 1.17 riastrad */ 79 1.17 riastrad #define VA_SIGN_MASK 0xffff000000000000 80 1.17 riastrad #define VA_SIGN_NEG(va) ((va) | VA_SIGN_MASK) 81 1.17 riastrad /* XXXfvdl this one's not right. */ 82 1.17 riastrad #define VA_SIGN_POS(va) ((va) & ~VA_SIGN_MASK) 83 1.17 riastrad 84 1.17 riastrad /* 85 1.9 maxv * Now we define various constants for playing with virtual addresses. 86 1.1 fvdl */ 87 1.1 fvdl #define L1_SHIFT 12 88 1.9 maxv #define L2_SHIFT 21 89 1.9 maxv #define L3_SHIFT 30 90 1.9 maxv #define L4_SHIFT 39 91 1.9 maxv #define NBPD_L1 (1UL << L1_SHIFT) /* # bytes mapped by L1 ent (4K) */ 92 1.9 maxv #define NBPD_L2 (1UL << L2_SHIFT) /* # bytes mapped by L2 ent (2MB) */ 93 1.9 maxv #define NBPD_L3 (1UL << L3_SHIFT) /* # bytes mapped by L3 ent (1G) */ 94 1.9 maxv #define NBPD_L4 (1UL << L4_SHIFT) /* # bytes mapped by L4 ent (512G) */ 95 1.1 fvdl 96 1.1 fvdl #define L4_MASK 0x0000ff8000000000 97 1.1 fvdl #define L3_MASK 0x0000007fc0000000 98 1.1 fvdl #define L2_MASK 0x000000003fe00000 99 1.1 fvdl #define L1_MASK 0x00000000001ff000 100 1.1 fvdl 101 1.1 fvdl #define L4_FRAME L4_MASK 102 1.1 fvdl #define L3_FRAME (L4_FRAME|L3_MASK) 103 1.1 fvdl #define L2_FRAME (L3_FRAME|L2_MASK) 104 1.1 fvdl #define L1_FRAME (L2_FRAME|L1_MASK) 105 1.1 fvdl 106 1.1 fvdl /* 107 1.11 maxv * x86 PTE/PDE bits. 108 1.11 maxv */ 109 1.11 maxv #define PTE_P 0x0000000000000001 /* Present */ 110 1.11 maxv #define PTE_W 0x0000000000000002 /* Write */ 111 1.11 maxv #define PTE_U 0x0000000000000004 /* User */ 112 1.11 maxv #define PTE_PWT 0x0000000000000008 /* Write-Through */ 113 1.11 maxv #define PTE_PCD 0x0000000000000010 /* Cache-Disable */ 114 1.11 maxv #define PTE_A 0x0000000000000020 /* Accessed */ 115 1.11 maxv #define PTE_D 0x0000000000000040 /* Dirty */ 116 1.11 maxv #define PTE_PAT 0x0000000000000080 /* PAT on 4KB Pages */ 117 1.11 maxv #define PTE_PS 0x0000000000000080 /* Large Page Size */ 118 1.11 maxv #define PTE_G 0x0000000000000100 /* Global Translation */ 119 1.11 maxv #define PTE_AVL1 0x0000000000000200 /* Ignored by Hardware */ 120 1.11 maxv #define PTE_AVL2 0x0000000000000400 /* Ignored by Hardware */ 121 1.11 maxv #define PTE_AVL3 0x0000000000000800 /* Ignored by Hardware */ 122 1.11 maxv #define PTE_LGPAT 0x0000000000001000 /* PAT on Large Pages */ 123 1.11 maxv #define PTE_NX 0x8000000000000000 /* No Execute */ 124 1.11 maxv 125 1.11 maxv #define PTE_4KFRAME 0x000ffffffffff000 126 1.11 maxv #define PTE_2MFRAME 0x000fffffffe00000 127 1.11 maxv #define PTE_1GFRAME 0x000fffffc0000000 128 1.11 maxv 129 1.11 maxv #define PTE_FRAME PTE_4KFRAME 130 1.11 maxv #define PTE_LGFRAME PTE_2MFRAME 131 1.11 maxv 132 1.16 riastrad #define _MACHINE_PTE_H_X86 133 1.7 cegger #include <x86/pte.h> 134 1.16 riastrad #undef _MACHINE_PTE_H_X86 135 1.1 fvdl 136 1.8 njoly #else /* !__x86_64__ */ 137 1.8 njoly 138 1.8 njoly #include <i386/pte.h> 139 1.8 njoly 140 1.8 njoly #endif /* !__x86_64__ */ 141 1.8 njoly 142 1.1 fvdl #endif /* _AMD64_PTE_H_ */ 143