1 1.33 jdolecek /* $NetBSD: bzivsc.c,v 1.33 2019/01/08 19:41:09 jdolecek Exp $ */ 2 1.1 mhitch 3 1.1 mhitch /* 4 1.1 mhitch * Copyright (c) 1997 Michael L. Hitch 5 1.1 mhitch * Copyright (c) 1982, 1990 The Regents of the University of California. 6 1.1 mhitch * All rights reserved. 7 1.1 mhitch * 8 1.1 mhitch * Redistribution and use in source and binary forms, with or without 9 1.1 mhitch * modification, are permitted provided that the following conditions 10 1.1 mhitch * are met: 11 1.1 mhitch * 1. Redistributions of source code must retain the above copyright 12 1.1 mhitch * notice, this list of conditions and the following disclaimer. 13 1.1 mhitch * 2. Redistributions in binary form must reproduce the above copyright 14 1.1 mhitch * notice, this list of conditions and the following disclaimer in the 15 1.1 mhitch * documentation and/or other materials provided with the distribution. 16 1.27 snj * 3. Neither the name of the University nor the names of its contributors 17 1.1 mhitch * may be used to endorse or promote products derived from this software 18 1.1 mhitch * without specific prior written permission. 19 1.1 mhitch * 20 1.1 mhitch * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 21 1.1 mhitch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 1.1 mhitch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 1.1 mhitch * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 24 1.1 mhitch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 25 1.1 mhitch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 26 1.1 mhitch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 27 1.1 mhitch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 28 1.1 mhitch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 29 1.1 mhitch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 30 1.1 mhitch * SUCH DAMAGE. 31 1.1 mhitch * 32 1.1 mhitch */ 33 1.12 aymeric 34 1.30 phx #ifdef __m68k__ 35 1.29 mrg #include "opt_m68k_arch.h" 36 1.30 phx #endif 37 1.29 mrg 38 1.12 aymeric #include <sys/cdefs.h> 39 1.33 jdolecek __KERNEL_RCSID(0, "$NetBSD: bzivsc.c,v 1.33 2019/01/08 19:41:09 jdolecek Exp $"); 40 1.1 mhitch 41 1.1 mhitch #include <sys/types.h> 42 1.1 mhitch #include <sys/param.h> 43 1.1 mhitch #include <sys/systm.h> 44 1.1 mhitch #include <sys/kernel.h> 45 1.1 mhitch #include <sys/errno.h> 46 1.1 mhitch #include <sys/ioctl.h> 47 1.1 mhitch #include <sys/device.h> 48 1.1 mhitch #include <sys/buf.h> 49 1.1 mhitch #include <sys/proc.h> 50 1.1 mhitch #include <sys/queue.h> 51 1.1 mhitch 52 1.1 mhitch #include <dev/scsipi/scsi_all.h> 53 1.1 mhitch #include <dev/scsipi/scsipi_all.h> 54 1.1 mhitch #include <dev/scsipi/scsiconf.h> 55 1.1 mhitch #include <dev/scsipi/scsi_message.h> 56 1.1 mhitch 57 1.1 mhitch #include <machine/cpu.h> 58 1.1 mhitch 59 1.1 mhitch #include <dev/ic/ncr53c9xreg.h> 60 1.1 mhitch #include <dev/ic/ncr53c9xvar.h> 61 1.1 mhitch 62 1.1 mhitch #include <amiga/amiga/isr.h> 63 1.1 mhitch #include <amiga/dev/bzivscvar.h> 64 1.1 mhitch #include <amiga/dev/zbusvar.h> 65 1.1 mhitch 66 1.24 is #ifdef __powerpc__ 67 1.24 is #define badaddr(a) badaddr_read(a, 2, NULL) 68 1.24 is #endif 69 1.24 is 70 1.26 tsutsui int bzivscmatch(device_t, cfdata_t, void *); 71 1.26 tsutsui void bzivscattach(device_t, device_t, void *); 72 1.1 mhitch 73 1.1 mhitch /* Linkup to the rest of the kernel */ 74 1.26 tsutsui CFATTACH_DECL_NEW(bzivsc, sizeof(struct bzivsc_softc), 75 1.14 thorpej bzivscmatch, bzivscattach, NULL, NULL); 76 1.1 mhitch 77 1.1 mhitch /* 78 1.1 mhitch * Functions and the switch for the MI code. 79 1.1 mhitch */ 80 1.26 tsutsui uint8_t bzivsc_read_reg(struct ncr53c9x_softc *, int); 81 1.26 tsutsui void bzivsc_write_reg(struct ncr53c9x_softc *, int, uint8_t); 82 1.11 aymeric int bzivsc_dma_isintr(struct ncr53c9x_softc *); 83 1.11 aymeric void bzivsc_dma_reset(struct ncr53c9x_softc *); 84 1.11 aymeric int bzivsc_dma_intr(struct ncr53c9x_softc *); 85 1.26 tsutsui int bzivsc_dma_setup(struct ncr53c9x_softc *, uint8_t **, 86 1.11 aymeric size_t *, int, size_t *); 87 1.11 aymeric void bzivsc_dma_go(struct ncr53c9x_softc *); 88 1.11 aymeric void bzivsc_dma_stop(struct ncr53c9x_softc *); 89 1.11 aymeric int bzivsc_dma_isactive(struct ncr53c9x_softc *); 90 1.1 mhitch 91 1.1 mhitch struct ncr53c9x_glue bzivsc_glue = { 92 1.1 mhitch bzivsc_read_reg, 93 1.1 mhitch bzivsc_write_reg, 94 1.1 mhitch bzivsc_dma_isintr, 95 1.1 mhitch bzivsc_dma_reset, 96 1.1 mhitch bzivsc_dma_intr, 97 1.1 mhitch bzivsc_dma_setup, 98 1.1 mhitch bzivsc_dma_go, 99 1.1 mhitch bzivsc_dma_stop, 100 1.1 mhitch bzivsc_dma_isactive, 101 1.26 tsutsui NULL, 102 1.1 mhitch }; 103 1.1 mhitch 104 1.1 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */ 105 1.1 mhitch u_long bzivsc_max_dma = 1024; 106 1.1 mhitch extern int ser_open_speed; 107 1.1 mhitch 108 1.1 mhitch u_long bzivsc_cnt_pio = 0; /* number of PIO transfers */ 109 1.1 mhitch u_long bzivsc_cnt_dma = 0; /* number of DMA transfers */ 110 1.1 mhitch u_long bzivsc_cnt_dma2 = 0; /* number of DMA transfers broken up */ 111 1.1 mhitch u_long bzivsc_cnt_dma3 = 0; /* number of pages combined */ 112 1.1 mhitch 113 1.1 mhitch #ifdef DEBUG 114 1.1 mhitch struct { 115 1.26 tsutsui uint8_t hardbits; 116 1.26 tsutsui uint8_t status; 117 1.26 tsutsui uint8_t xx; 118 1.26 tsutsui uint8_t yy; 119 1.1 mhitch } bzivsc_trace[128]; 120 1.1 mhitch int bzivsc_trace_ptr = 0; 121 1.1 mhitch int bzivsc_trace_enable = 1; 122 1.11 aymeric void bzivsc_dump(void); 123 1.1 mhitch #endif 124 1.1 mhitch 125 1.1 mhitch /* 126 1.1 mhitch * if we are a Phase5 Blizzard 12x0-IV 127 1.1 mhitch */ 128 1.1 mhitch int 129 1.26 tsutsui bzivscmatch(device_t parent, cfdata_t cf, void *aux) 130 1.1 mhitch { 131 1.1 mhitch struct zbus_args *zap; 132 1.26 tsutsui volatile uint8_t *regs; 133 1.1 mhitch 134 1.1 mhitch zap = aux; 135 1.1 mhitch if (zap->manid != 0x2140) 136 1.26 tsutsui return 0; /* It's not Phase 5 */ 137 1.1 mhitch if (zap->prodid != 11 && zap->prodid != 17) 138 1.26 tsutsui return 0; /* Not Blizzard 12x0 */ 139 1.1 mhitch if (!is_a1200()) 140 1.26 tsutsui return 0; /* And not A1200 */ 141 1.1 mhitch regs = &((volatile u_char *)zap->va)[0x8000]; 142 1.21 christos if (badaddr((void *)__UNVOLATILE(regs))) 143 1.26 tsutsui return 0; 144 1.1 mhitch regs[NCR_CFG1 * 4] = 0; 145 1.1 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7; 146 1.1 mhitch delay(5); 147 1.1 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7)) 148 1.26 tsutsui return 0; 149 1.26 tsutsui return 1; 150 1.1 mhitch } 151 1.1 mhitch 152 1.1 mhitch /* 153 1.1 mhitch * Attach this instance, and then all the sub-devices 154 1.1 mhitch */ 155 1.1 mhitch void 156 1.26 tsutsui bzivscattach(device_t parent, device_t self, void *aux) 157 1.1 mhitch { 158 1.26 tsutsui struct bzivsc_softc *bsc = device_private(self); 159 1.1 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x; 160 1.1 mhitch struct zbus_args *zap; 161 1.1 mhitch extern u_long scsi_nosync; 162 1.1 mhitch extern int shift_nosync; 163 1.1 mhitch extern int ncr53c9x_debug; 164 1.1 mhitch 165 1.1 mhitch /* 166 1.1 mhitch * Set up the glue for MI code early; we use some of it here. 167 1.1 mhitch */ 168 1.26 tsutsui sc->sc_dev = self; 169 1.1 mhitch sc->sc_glue = &bzivsc_glue; 170 1.1 mhitch 171 1.1 mhitch /* 172 1.1 mhitch * Save the regs 173 1.1 mhitch */ 174 1.1 mhitch zap = aux; 175 1.26 tsutsui bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x8000]; 176 1.1 mhitch bsc->sc_dmabase = &bsc->sc_reg[0x8000]; 177 1.1 mhitch 178 1.19 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */ 179 1.1 mhitch 180 1.26 tsutsui aprint_normal(": address %p", bsc->sc_reg); 181 1.1 mhitch 182 1.1 mhitch sc->sc_id = 7; 183 1.1 mhitch 184 1.1 mhitch /* 185 1.1 mhitch * It is necessary to try to load the 2nd config register here, 186 1.1 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset 187 1.1 mhitch * will not set up the defaults correctly. 188 1.1 mhitch */ 189 1.1 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 190 1.1 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE; 191 1.1 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB; 192 1.1 mhitch sc->sc_rev = NCR_VARIANT_FAS216; 193 1.1 mhitch 194 1.1 mhitch /* 195 1.1 mhitch * This is the value used to start sync negotiations 196 1.1 mhitch * Note that the NCR register "SYNCTP" is programmed 197 1.1 mhitch * in "clocks per byte", and has a minimum value of 4. 198 1.1 mhitch * The SCSI period used in negotiation is one-fourth 199 1.1 mhitch * of the time (in nanoseconds) needed to transfer one byte. 200 1.1 mhitch * Since the chip's clock is given in MHz, we have the following 201 1.1 mhitch * formula: 4 * period = (1000 / freq) * 4 202 1.1 mhitch */ 203 1.1 mhitch sc->sc_minsync = 1000 / sc->sc_freq; 204 1.1 mhitch 205 1.1 mhitch /* 206 1.1 mhitch * get flags from -I argument and set cf_flags. 207 1.1 mhitch * NOTE: low 8 bits are to disable disconnect, and the next 208 1.1 mhitch * 8 bits are to disable sync. 209 1.1 mhitch */ 210 1.26 tsutsui device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync) 211 1.1 mhitch & 0xffff; 212 1.1 mhitch shift_nosync += 16; 213 1.1 mhitch 214 1.1 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */ 215 1.1 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff; 216 1.1 mhitch shift_nosync += 16; 217 1.1 mhitch 218 1.1 mhitch #if 1 219 1.1 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00) 220 1.1 mhitch sc->sc_minsync = 0; 221 1.1 mhitch #endif 222 1.1 mhitch 223 1.1 mhitch /* Really no limit, but since we want to fit into the TCR... */ 224 1.1 mhitch sc->sc_maxxfer = 64 * 1024; 225 1.1 mhitch 226 1.1 mhitch /* 227 1.1 mhitch * Configure interrupts. 228 1.1 mhitch */ 229 1.9 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr; 230 1.1 mhitch bsc->sc_isr.isr_arg = sc; 231 1.1 mhitch bsc->sc_isr.isr_ipl = 2; 232 1.1 mhitch add_isr(&bsc->sc_isr); 233 1.1 mhitch 234 1.1 mhitch /* 235 1.1 mhitch * Now try to attach all the sub-devices 236 1.1 mhitch */ 237 1.10 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 238 1.10 bouyer sc->sc_adapter.adapt_minphys = minphys; 239 1.10 bouyer ncr53c9x_attach(sc); 240 1.1 mhitch } 241 1.1 mhitch 242 1.1 mhitch /* 243 1.1 mhitch * Glue functions. 244 1.1 mhitch */ 245 1.1 mhitch 246 1.26 tsutsui uint8_t 247 1.11 aymeric bzivsc_read_reg(struct ncr53c9x_softc *sc, int reg) 248 1.1 mhitch { 249 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 250 1.1 mhitch 251 1.1 mhitch return bsc->sc_reg[reg * 4]; 252 1.1 mhitch } 253 1.1 mhitch 254 1.1 mhitch void 255 1.26 tsutsui bzivsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val) 256 1.1 mhitch { 257 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 258 1.26 tsutsui uint8_t v = val; 259 1.1 mhitch 260 1.1 mhitch bsc->sc_reg[reg * 4] = v; 261 1.1 mhitch #ifdef DEBUG 262 1.8 thorpej if (bzivsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL */ && 263 1.1 mhitch reg == NCR_CMD/* && bsc->sc_active*/) { 264 1.1 mhitch bzivsc_trace[(bzivsc_trace_ptr - 1) & 127].yy = v; 265 1.1 mhitch /* printf(" cmd %x", v);*/ 266 1.1 mhitch } 267 1.1 mhitch #endif 268 1.1 mhitch } 269 1.1 mhitch 270 1.1 mhitch int 271 1.11 aymeric bzivsc_dma_isintr(struct ncr53c9x_softc *sc) 272 1.1 mhitch { 273 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 274 1.1 mhitch 275 1.1 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0) 276 1.1 mhitch return 0; 277 1.1 mhitch 278 1.1 mhitch #ifdef DEBUG 279 1.8 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzivsc_trace_enable) { 280 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4]; 281 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4]; 282 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].yy = bsc->sc_active; 283 1.1 mhitch bzivsc_trace_ptr = (bzivsc_trace_ptr + 1) & 127; 284 1.1 mhitch } 285 1.1 mhitch #endif 286 1.1 mhitch return 1; 287 1.1 mhitch } 288 1.1 mhitch 289 1.1 mhitch void 290 1.11 aymeric bzivsc_dma_reset(struct ncr53c9x_softc *sc) 291 1.1 mhitch { 292 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 293 1.1 mhitch 294 1.1 mhitch bsc->sc_active = 0; 295 1.1 mhitch } 296 1.1 mhitch 297 1.1 mhitch int 298 1.11 aymeric bzivsc_dma_intr(struct ncr53c9x_softc *sc) 299 1.1 mhitch { 300 1.1 mhitch register struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 301 1.1 mhitch register int cnt; 302 1.1 mhitch 303 1.1 mhitch NCR_DMA(("bzivsc_dma_intr: cnt %d int %x stat %x fifo %d ", 304 1.1 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat, 305 1.1 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF)); 306 1.1 mhitch if (bsc->sc_active == 0) { 307 1.1 mhitch printf("bzivsc_intr--inactive DMA\n"); 308 1.1 mhitch return -1; 309 1.1 mhitch } 310 1.1 mhitch 311 1.1 mhitch /* update sc_dmaaddr and sc_pdmalen */ 312 1.1 mhitch cnt = bsc->sc_reg[NCR_TCL * 4]; 313 1.1 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8; 314 1.1 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16; 315 1.1 mhitch if (!bsc->sc_datain) { 316 1.1 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF; 317 1.1 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH; 318 1.1 mhitch } 319 1.1 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */ 320 1.1 mhitch NCR_DMA(("DMA xferred %d\n", cnt)); 321 1.1 mhitch if (bsc->sc_xfr_align) { 322 1.26 tsutsui memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt); 323 1.1 mhitch bsc->sc_xfr_align = 0; 324 1.1 mhitch } 325 1.1 mhitch *bsc->sc_dmaaddr += cnt; 326 1.1 mhitch *bsc->sc_pdmalen -= cnt; 327 1.1 mhitch bsc->sc_active = 0; 328 1.1 mhitch return 0; 329 1.1 mhitch } 330 1.1 mhitch 331 1.1 mhitch int 332 1.26 tsutsui bzivsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 333 1.11 aymeric int datain, size_t *dmasize) 334 1.1 mhitch { 335 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 336 1.7 is paddr_t pa; 337 1.26 tsutsui uint8_t *ptr; 338 1.1 mhitch size_t xfer; 339 1.1 mhitch 340 1.26 tsutsui bsc->sc_dmaaddr = addr; 341 1.1 mhitch bsc->sc_pdmalen = len; 342 1.1 mhitch bsc->sc_datain = datain; 343 1.1 mhitch bsc->sc_dmasize = *dmasize; 344 1.1 mhitch /* 345 1.1 mhitch * DMA can be nasty for high-speed serial input, so limit the 346 1.1 mhitch * size of this DMA operation if the serial port is running at 347 1.1 mhitch * a high speed (higher than 19200 for now - should be adjusted 348 1.16 wiz * based on CPU type and speed?). 349 1.1 mhitch * XXX - add serial speed check XXX 350 1.1 mhitch */ 351 1.1 mhitch if (ser_open_speed > 19200 && bzivsc_max_dma != 0 && 352 1.1 mhitch bsc->sc_dmasize > bzivsc_max_dma) 353 1.1 mhitch bsc->sc_dmasize = bzivsc_max_dma; 354 1.1 mhitch ptr = *addr; /* Kernel virtual address */ 355 1.1 mhitch pa = kvtop(ptr); /* Physical address of DMA */ 356 1.32 riastrad xfer = uimin(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1))); 357 1.1 mhitch bsc->sc_xfr_align = 0; 358 1.1 mhitch /* 359 1.1 mhitch * If output and unaligned, stuff odd byte into FIFO 360 1.1 mhitch */ 361 1.1 mhitch if (datain == 0 && (int)ptr & 1) { 362 1.1 mhitch NCR_DMA(("bzivsc_dma_setup: align byte written to fifo\n")); 363 1.1 mhitch pa++; 364 1.1 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */ 365 1.1 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++; 366 1.1 mhitch } 367 1.1 mhitch /* 368 1.1 mhitch * If unaligned address, read unaligned bytes into alignment buffer 369 1.1 mhitch */ 370 1.1 mhitch else if ((int)ptr & 1) { 371 1.21 christos pa = kvtop((void *)&bsc->sc_alignbuf); 372 1.32 riastrad xfer = bsc->sc_dmasize = uimin(xfer, sizeof(bsc->sc_alignbuf)); 373 1.1 mhitch NCR_DMA(("bzivsc_dma_setup: align read by %d bytes\n", xfer)); 374 1.1 mhitch bsc->sc_xfr_align = 1; 375 1.1 mhitch } 376 1.1 mhitch ++bzivsc_cnt_dma; /* number of DMA operations */ 377 1.1 mhitch 378 1.1 mhitch while (xfer < bsc->sc_dmasize) { 379 1.26 tsutsui if ((pa + xfer) != kvtop(*addr + xfer)) 380 1.1 mhitch break; 381 1.15 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE) 382 1.1 mhitch xfer = bsc->sc_dmasize; 383 1.1 mhitch else 384 1.15 thorpej xfer += PAGE_SIZE; 385 1.1 mhitch ++bzivsc_cnt_dma3; 386 1.1 mhitch } 387 1.1 mhitch if (xfer != *len) 388 1.1 mhitch ++bzivsc_cnt_dma2; 389 1.1 mhitch 390 1.1 mhitch bsc->sc_dmasize = xfer; 391 1.1 mhitch *dmasize = bsc->sc_dmasize; 392 1.1 mhitch bsc->sc_pa = pa; 393 1.1 mhitch #if defined(M68040) || defined(M68060) 394 1.1 mhitch if (mmutype == MMU_68040) { 395 1.1 mhitch if (bsc->sc_xfr_align) { 396 1.1 mhitch dma_cachectl(bsc->sc_alignbuf, 397 1.1 mhitch sizeof(bsc->sc_alignbuf)); 398 1.1 mhitch } 399 1.1 mhitch else 400 1.1 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize); 401 1.1 mhitch } 402 1.1 mhitch #endif 403 1.1 mhitch 404 1.1 mhitch pa >>= 1; 405 1.1 mhitch if (!bsc->sc_datain) 406 1.1 mhitch pa |= 0x80000000; 407 1.26 tsutsui bsc->sc_dmabase[0x8000] = (uint8_t)(pa >> 24); 408 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 24); 409 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 16); 410 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 8); 411 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa); 412 1.1 mhitch bsc->sc_active = 1; 413 1.1 mhitch return 0; 414 1.1 mhitch } 415 1.1 mhitch 416 1.1 mhitch void 417 1.11 aymeric bzivsc_dma_go(struct ncr53c9x_softc *sc) 418 1.1 mhitch { 419 1.1 mhitch } 420 1.1 mhitch 421 1.1 mhitch void 422 1.11 aymeric bzivsc_dma_stop(struct ncr53c9x_softc *sc) 423 1.1 mhitch { 424 1.1 mhitch } 425 1.1 mhitch 426 1.1 mhitch int 427 1.11 aymeric bzivsc_dma_isactive(struct ncr53c9x_softc *sc) 428 1.1 mhitch { 429 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc; 430 1.1 mhitch 431 1.1 mhitch return bsc->sc_active; 432 1.1 mhitch } 433 1.1 mhitch 434 1.1 mhitch #ifdef DEBUG 435 1.1 mhitch void 436 1.11 aymeric bzivsc_dump(void) 437 1.1 mhitch { 438 1.1 mhitch int i; 439 1.1 mhitch 440 1.1 mhitch i = bzivsc_trace_ptr; 441 1.1 mhitch printf("bzivsc_trace dump: ptr %x\n", bzivsc_trace_ptr); 442 1.1 mhitch do { 443 1.1 mhitch if (bzivsc_trace[i].hardbits == 0) { 444 1.1 mhitch i = (i + 1) & 127; 445 1.1 mhitch continue; 446 1.1 mhitch } 447 1.1 mhitch printf("%02x%02x%02x%02x(", bzivsc_trace[i].hardbits, 448 1.1 mhitch bzivsc_trace[i].status, bzivsc_trace[i].xx, bzivsc_trace[i].yy); 449 1.1 mhitch if (bzivsc_trace[i].status & NCRSTAT_INT) 450 1.1 mhitch printf("NCRINT/"); 451 1.1 mhitch if (bzivsc_trace[i].status & NCRSTAT_TC) 452 1.1 mhitch printf("NCRTC/"); 453 1.1 mhitch switch(bzivsc_trace[i].status & NCRSTAT_PHASE) { 454 1.1 mhitch case 0: 455 1.1 mhitch printf("dataout"); break; 456 1.1 mhitch case 1: 457 1.1 mhitch printf("datain"); break; 458 1.1 mhitch case 2: 459 1.1 mhitch printf("cmdout"); break; 460 1.1 mhitch case 3: 461 1.1 mhitch printf("status"); break; 462 1.1 mhitch case 6: 463 1.1 mhitch printf("msgout"); break; 464 1.1 mhitch case 7: 465 1.1 mhitch printf("msgin"); break; 466 1.1 mhitch default: 467 1.1 mhitch printf("phase%d?", bzivsc_trace[i].status & NCRSTAT_PHASE); 468 1.1 mhitch } 469 1.1 mhitch printf(") "); 470 1.1 mhitch i = (i + 1) & 127; 471 1.1 mhitch } while (i != bzivsc_trace_ptr); 472 1.1 mhitch printf("\n"); 473 1.1 mhitch } 474 1.1 mhitch #endif 475