bzivsc.c revision 1.26 1 1.26 tsutsui /* $NetBSD: bzivsc.c,v 1.26 2008/04/13 04:55:52 tsutsui Exp $ */
2 1.1 mhitch
3 1.1 mhitch /*
4 1.1 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 mhitch * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.1 mhitch * All rights reserved.
7 1.1 mhitch *
8 1.1 mhitch * Redistribution and use in source and binary forms, with or without
9 1.1 mhitch * modification, are permitted provided that the following conditions
10 1.1 mhitch * are met:
11 1.1 mhitch * 1. Redistributions of source code must retain the above copyright
12 1.1 mhitch * notice, this list of conditions and the following disclaimer.
13 1.1 mhitch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 mhitch * notice, this list of conditions and the following disclaimer in the
15 1.1 mhitch * documentation and/or other materials provided with the distribution.
16 1.1 mhitch * 3. All advertising materials mentioning features or use of this software
17 1.1 mhitch * must display the following acknowledgement:
18 1.1 mhitch * This product contains software written by Michael L. Hitch for
19 1.1 mhitch * the NetBSD project.
20 1.1 mhitch * 4. Neither the name of the University nor the names of its contributors
21 1.1 mhitch * may be used to endorse or promote products derived from this software
22 1.1 mhitch * without specific prior written permission.
23 1.1 mhitch *
24 1.1 mhitch * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 mhitch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 mhitch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 mhitch * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 mhitch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 mhitch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 mhitch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 mhitch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 mhitch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 mhitch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 mhitch * SUCH DAMAGE.
35 1.1 mhitch *
36 1.1 mhitch */
37 1.12 aymeric
38 1.12 aymeric #include <sys/cdefs.h>
39 1.26 tsutsui __KERNEL_RCSID(0, "$NetBSD: bzivsc.c,v 1.26 2008/04/13 04:55:52 tsutsui Exp $");
40 1.1 mhitch
41 1.1 mhitch #include <sys/types.h>
42 1.1 mhitch #include <sys/param.h>
43 1.1 mhitch #include <sys/systm.h>
44 1.1 mhitch #include <sys/kernel.h>
45 1.1 mhitch #include <sys/errno.h>
46 1.1 mhitch #include <sys/ioctl.h>
47 1.1 mhitch #include <sys/device.h>
48 1.1 mhitch #include <sys/buf.h>
49 1.1 mhitch #include <sys/proc.h>
50 1.1 mhitch #include <sys/user.h>
51 1.1 mhitch #include <sys/queue.h>
52 1.1 mhitch
53 1.15 thorpej #include <uvm/uvm_extern.h>
54 1.15 thorpej
55 1.1 mhitch #include <dev/scsipi/scsi_all.h>
56 1.1 mhitch #include <dev/scsipi/scsipi_all.h>
57 1.1 mhitch #include <dev/scsipi/scsiconf.h>
58 1.1 mhitch #include <dev/scsipi/scsi_message.h>
59 1.1 mhitch
60 1.1 mhitch #include <machine/cpu.h>
61 1.1 mhitch #include <machine/param.h>
62 1.1 mhitch
63 1.1 mhitch #include <dev/ic/ncr53c9xreg.h>
64 1.1 mhitch #include <dev/ic/ncr53c9xvar.h>
65 1.1 mhitch
66 1.1 mhitch #include <amiga/amiga/isr.h>
67 1.1 mhitch #include <amiga/dev/bzivscvar.h>
68 1.1 mhitch #include <amiga/dev/zbusvar.h>
69 1.1 mhitch
70 1.24 is #ifdef __powerpc__
71 1.24 is #define badaddr(a) badaddr_read(a, 2, NULL)
72 1.24 is #endif
73 1.24 is
74 1.26 tsutsui int bzivscmatch(device_t, cfdata_t, void *);
75 1.26 tsutsui void bzivscattach(device_t, device_t, void *);
76 1.1 mhitch
77 1.1 mhitch /* Linkup to the rest of the kernel */
78 1.26 tsutsui CFATTACH_DECL_NEW(bzivsc, sizeof(struct bzivsc_softc),
79 1.14 thorpej bzivscmatch, bzivscattach, NULL, NULL);
80 1.1 mhitch
81 1.1 mhitch /*
82 1.1 mhitch * Functions and the switch for the MI code.
83 1.1 mhitch */
84 1.26 tsutsui uint8_t bzivsc_read_reg(struct ncr53c9x_softc *, int);
85 1.26 tsutsui void bzivsc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
86 1.11 aymeric int bzivsc_dma_isintr(struct ncr53c9x_softc *);
87 1.11 aymeric void bzivsc_dma_reset(struct ncr53c9x_softc *);
88 1.11 aymeric int bzivsc_dma_intr(struct ncr53c9x_softc *);
89 1.26 tsutsui int bzivsc_dma_setup(struct ncr53c9x_softc *, uint8_t **,
90 1.11 aymeric size_t *, int, size_t *);
91 1.11 aymeric void bzivsc_dma_go(struct ncr53c9x_softc *);
92 1.11 aymeric void bzivsc_dma_stop(struct ncr53c9x_softc *);
93 1.11 aymeric int bzivsc_dma_isactive(struct ncr53c9x_softc *);
94 1.1 mhitch
95 1.1 mhitch struct ncr53c9x_glue bzivsc_glue = {
96 1.1 mhitch bzivsc_read_reg,
97 1.1 mhitch bzivsc_write_reg,
98 1.1 mhitch bzivsc_dma_isintr,
99 1.1 mhitch bzivsc_dma_reset,
100 1.1 mhitch bzivsc_dma_intr,
101 1.1 mhitch bzivsc_dma_setup,
102 1.1 mhitch bzivsc_dma_go,
103 1.1 mhitch bzivsc_dma_stop,
104 1.1 mhitch bzivsc_dma_isactive,
105 1.26 tsutsui NULL,
106 1.1 mhitch };
107 1.1 mhitch
108 1.1 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
109 1.1 mhitch u_long bzivsc_max_dma = 1024;
110 1.1 mhitch extern int ser_open_speed;
111 1.1 mhitch
112 1.1 mhitch u_long bzivsc_cnt_pio = 0; /* number of PIO transfers */
113 1.1 mhitch u_long bzivsc_cnt_dma = 0; /* number of DMA transfers */
114 1.1 mhitch u_long bzivsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
115 1.1 mhitch u_long bzivsc_cnt_dma3 = 0; /* number of pages combined */
116 1.1 mhitch
117 1.1 mhitch #ifdef DEBUG
118 1.1 mhitch struct {
119 1.26 tsutsui uint8_t hardbits;
120 1.26 tsutsui uint8_t status;
121 1.26 tsutsui uint8_t xx;
122 1.26 tsutsui uint8_t yy;
123 1.1 mhitch } bzivsc_trace[128];
124 1.1 mhitch int bzivsc_trace_ptr = 0;
125 1.1 mhitch int bzivsc_trace_enable = 1;
126 1.11 aymeric void bzivsc_dump(void);
127 1.1 mhitch #endif
128 1.1 mhitch
129 1.1 mhitch /*
130 1.1 mhitch * if we are a Phase5 Blizzard 12x0-IV
131 1.1 mhitch */
132 1.1 mhitch int
133 1.26 tsutsui bzivscmatch(device_t parent, cfdata_t cf, void *aux)
134 1.1 mhitch {
135 1.1 mhitch struct zbus_args *zap;
136 1.26 tsutsui volatile uint8_t *regs;
137 1.1 mhitch
138 1.1 mhitch zap = aux;
139 1.1 mhitch if (zap->manid != 0x2140)
140 1.26 tsutsui return 0; /* It's not Phase 5 */
141 1.1 mhitch if (zap->prodid != 11 && zap->prodid != 17)
142 1.26 tsutsui return 0; /* Not Blizzard 12x0 */
143 1.1 mhitch if (!is_a1200())
144 1.26 tsutsui return 0; /* And not A1200 */
145 1.1 mhitch regs = &((volatile u_char *)zap->va)[0x8000];
146 1.21 christos if (badaddr((void *)__UNVOLATILE(regs)))
147 1.26 tsutsui return 0;
148 1.1 mhitch regs[NCR_CFG1 * 4] = 0;
149 1.1 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
150 1.1 mhitch delay(5);
151 1.1 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
152 1.26 tsutsui return 0;
153 1.26 tsutsui return 1;
154 1.1 mhitch }
155 1.1 mhitch
156 1.1 mhitch /*
157 1.1 mhitch * Attach this instance, and then all the sub-devices
158 1.1 mhitch */
159 1.1 mhitch void
160 1.26 tsutsui bzivscattach(device_t parent, device_t self, void *aux)
161 1.1 mhitch {
162 1.26 tsutsui struct bzivsc_softc *bsc = device_private(self);
163 1.1 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
164 1.1 mhitch struct zbus_args *zap;
165 1.1 mhitch extern u_long scsi_nosync;
166 1.1 mhitch extern int shift_nosync;
167 1.1 mhitch extern int ncr53c9x_debug;
168 1.1 mhitch
169 1.1 mhitch /*
170 1.1 mhitch * Set up the glue for MI code early; we use some of it here.
171 1.1 mhitch */
172 1.26 tsutsui sc->sc_dev = self;
173 1.1 mhitch sc->sc_glue = &bzivsc_glue;
174 1.1 mhitch
175 1.1 mhitch /*
176 1.1 mhitch * Save the regs
177 1.1 mhitch */
178 1.1 mhitch zap = aux;
179 1.26 tsutsui bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x8000];
180 1.1 mhitch bsc->sc_dmabase = &bsc->sc_reg[0x8000];
181 1.1 mhitch
182 1.19 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */
183 1.1 mhitch
184 1.26 tsutsui aprint_normal(": address %p", bsc->sc_reg);
185 1.1 mhitch
186 1.1 mhitch sc->sc_id = 7;
187 1.1 mhitch
188 1.1 mhitch /*
189 1.1 mhitch * It is necessary to try to load the 2nd config register here,
190 1.1 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
191 1.1 mhitch * will not set up the defaults correctly.
192 1.1 mhitch */
193 1.1 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
194 1.1 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
195 1.1 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
196 1.1 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
197 1.1 mhitch
198 1.1 mhitch /*
199 1.1 mhitch * This is the value used to start sync negotiations
200 1.1 mhitch * Note that the NCR register "SYNCTP" is programmed
201 1.1 mhitch * in "clocks per byte", and has a minimum value of 4.
202 1.1 mhitch * The SCSI period used in negotiation is one-fourth
203 1.1 mhitch * of the time (in nanoseconds) needed to transfer one byte.
204 1.1 mhitch * Since the chip's clock is given in MHz, we have the following
205 1.1 mhitch * formula: 4 * period = (1000 / freq) * 4
206 1.1 mhitch */
207 1.1 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
208 1.1 mhitch
209 1.1 mhitch /*
210 1.1 mhitch * get flags from -I argument and set cf_flags.
211 1.1 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
212 1.1 mhitch * 8 bits are to disable sync.
213 1.1 mhitch */
214 1.26 tsutsui device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync)
215 1.1 mhitch & 0xffff;
216 1.1 mhitch shift_nosync += 16;
217 1.1 mhitch
218 1.1 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
219 1.1 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
220 1.1 mhitch shift_nosync += 16;
221 1.1 mhitch
222 1.1 mhitch #if 1
223 1.1 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
224 1.1 mhitch sc->sc_minsync = 0;
225 1.1 mhitch #endif
226 1.1 mhitch
227 1.1 mhitch /* Really no limit, but since we want to fit into the TCR... */
228 1.1 mhitch sc->sc_maxxfer = 64 * 1024;
229 1.1 mhitch
230 1.1 mhitch /*
231 1.1 mhitch * Configure interrupts.
232 1.1 mhitch */
233 1.9 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr;
234 1.1 mhitch bsc->sc_isr.isr_arg = sc;
235 1.1 mhitch bsc->sc_isr.isr_ipl = 2;
236 1.1 mhitch add_isr(&bsc->sc_isr);
237 1.1 mhitch
238 1.1 mhitch /*
239 1.1 mhitch * Now try to attach all the sub-devices
240 1.1 mhitch */
241 1.10 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
242 1.10 bouyer sc->sc_adapter.adapt_minphys = minphys;
243 1.10 bouyer ncr53c9x_attach(sc);
244 1.1 mhitch }
245 1.1 mhitch
246 1.1 mhitch /*
247 1.1 mhitch * Glue functions.
248 1.1 mhitch */
249 1.1 mhitch
250 1.26 tsutsui uint8_t
251 1.11 aymeric bzivsc_read_reg(struct ncr53c9x_softc *sc, int reg)
252 1.1 mhitch {
253 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
254 1.1 mhitch
255 1.1 mhitch return bsc->sc_reg[reg * 4];
256 1.1 mhitch }
257 1.1 mhitch
258 1.1 mhitch void
259 1.26 tsutsui bzivsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
260 1.1 mhitch {
261 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
262 1.26 tsutsui uint8_t v = val;
263 1.1 mhitch
264 1.1 mhitch bsc->sc_reg[reg * 4] = v;
265 1.1 mhitch #ifdef DEBUG
266 1.8 thorpej if (bzivsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL */ &&
267 1.1 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
268 1.1 mhitch bzivsc_trace[(bzivsc_trace_ptr - 1) & 127].yy = v;
269 1.1 mhitch /* printf(" cmd %x", v);*/
270 1.1 mhitch }
271 1.1 mhitch #endif
272 1.1 mhitch }
273 1.1 mhitch
274 1.1 mhitch int
275 1.11 aymeric bzivsc_dma_isintr(struct ncr53c9x_softc *sc)
276 1.1 mhitch {
277 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
278 1.1 mhitch
279 1.1 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
280 1.1 mhitch return 0;
281 1.1 mhitch
282 1.1 mhitch #ifdef DEBUG
283 1.8 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzivsc_trace_enable) {
284 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
285 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
286 1.1 mhitch bzivsc_trace[bzivsc_trace_ptr].yy = bsc->sc_active;
287 1.1 mhitch bzivsc_trace_ptr = (bzivsc_trace_ptr + 1) & 127;
288 1.1 mhitch }
289 1.1 mhitch #endif
290 1.1 mhitch return 1;
291 1.1 mhitch }
292 1.1 mhitch
293 1.1 mhitch void
294 1.11 aymeric bzivsc_dma_reset(struct ncr53c9x_softc *sc)
295 1.1 mhitch {
296 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
297 1.1 mhitch
298 1.1 mhitch bsc->sc_active = 0;
299 1.1 mhitch }
300 1.1 mhitch
301 1.1 mhitch int
302 1.11 aymeric bzivsc_dma_intr(struct ncr53c9x_softc *sc)
303 1.1 mhitch {
304 1.1 mhitch register struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
305 1.1 mhitch register int cnt;
306 1.1 mhitch
307 1.1 mhitch NCR_DMA(("bzivsc_dma_intr: cnt %d int %x stat %x fifo %d ",
308 1.1 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
309 1.1 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
310 1.1 mhitch if (bsc->sc_active == 0) {
311 1.1 mhitch printf("bzivsc_intr--inactive DMA\n");
312 1.1 mhitch return -1;
313 1.1 mhitch }
314 1.1 mhitch
315 1.1 mhitch /* update sc_dmaaddr and sc_pdmalen */
316 1.1 mhitch cnt = bsc->sc_reg[NCR_TCL * 4];
317 1.1 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
318 1.1 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
319 1.1 mhitch if (!bsc->sc_datain) {
320 1.1 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
321 1.1 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
322 1.1 mhitch }
323 1.1 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
324 1.1 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
325 1.1 mhitch if (bsc->sc_xfr_align) {
326 1.26 tsutsui memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt);
327 1.1 mhitch bsc->sc_xfr_align = 0;
328 1.1 mhitch }
329 1.1 mhitch *bsc->sc_dmaaddr += cnt;
330 1.1 mhitch *bsc->sc_pdmalen -= cnt;
331 1.1 mhitch bsc->sc_active = 0;
332 1.1 mhitch return 0;
333 1.1 mhitch }
334 1.1 mhitch
335 1.1 mhitch int
336 1.26 tsutsui bzivsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
337 1.11 aymeric int datain, size_t *dmasize)
338 1.1 mhitch {
339 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
340 1.7 is paddr_t pa;
341 1.26 tsutsui uint8_t *ptr;
342 1.1 mhitch size_t xfer;
343 1.1 mhitch
344 1.26 tsutsui bsc->sc_dmaaddr = addr;
345 1.1 mhitch bsc->sc_pdmalen = len;
346 1.1 mhitch bsc->sc_datain = datain;
347 1.1 mhitch bsc->sc_dmasize = *dmasize;
348 1.1 mhitch /*
349 1.1 mhitch * DMA can be nasty for high-speed serial input, so limit the
350 1.1 mhitch * size of this DMA operation if the serial port is running at
351 1.1 mhitch * a high speed (higher than 19200 for now - should be adjusted
352 1.16 wiz * based on CPU type and speed?).
353 1.1 mhitch * XXX - add serial speed check XXX
354 1.1 mhitch */
355 1.1 mhitch if (ser_open_speed > 19200 && bzivsc_max_dma != 0 &&
356 1.1 mhitch bsc->sc_dmasize > bzivsc_max_dma)
357 1.1 mhitch bsc->sc_dmasize = bzivsc_max_dma;
358 1.1 mhitch ptr = *addr; /* Kernel virtual address */
359 1.1 mhitch pa = kvtop(ptr); /* Physical address of DMA */
360 1.15 thorpej xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
361 1.1 mhitch bsc->sc_xfr_align = 0;
362 1.1 mhitch /*
363 1.1 mhitch * If output and unaligned, stuff odd byte into FIFO
364 1.1 mhitch */
365 1.1 mhitch if (datain == 0 && (int)ptr & 1) {
366 1.1 mhitch NCR_DMA(("bzivsc_dma_setup: align byte written to fifo\n"));
367 1.1 mhitch pa++;
368 1.1 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
369 1.1 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
370 1.1 mhitch }
371 1.1 mhitch /*
372 1.1 mhitch * If unaligned address, read unaligned bytes into alignment buffer
373 1.1 mhitch */
374 1.1 mhitch else if ((int)ptr & 1) {
375 1.21 christos pa = kvtop((void *)&bsc->sc_alignbuf);
376 1.26 tsutsui xfer = bsc->sc_dmasize = min(xfer, sizeof(bsc->sc_alignbuf));
377 1.1 mhitch NCR_DMA(("bzivsc_dma_setup: align read by %d bytes\n", xfer));
378 1.1 mhitch bsc->sc_xfr_align = 1;
379 1.1 mhitch }
380 1.1 mhitch ++bzivsc_cnt_dma; /* number of DMA operations */
381 1.1 mhitch
382 1.1 mhitch while (xfer < bsc->sc_dmasize) {
383 1.26 tsutsui if ((pa + xfer) != kvtop(*addr + xfer))
384 1.1 mhitch break;
385 1.15 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
386 1.1 mhitch xfer = bsc->sc_dmasize;
387 1.1 mhitch else
388 1.15 thorpej xfer += PAGE_SIZE;
389 1.1 mhitch ++bzivsc_cnt_dma3;
390 1.1 mhitch }
391 1.1 mhitch if (xfer != *len)
392 1.1 mhitch ++bzivsc_cnt_dma2;
393 1.1 mhitch
394 1.1 mhitch bsc->sc_dmasize = xfer;
395 1.1 mhitch *dmasize = bsc->sc_dmasize;
396 1.1 mhitch bsc->sc_pa = pa;
397 1.1 mhitch #if defined(M68040) || defined(M68060)
398 1.1 mhitch if (mmutype == MMU_68040) {
399 1.1 mhitch if (bsc->sc_xfr_align) {
400 1.1 mhitch dma_cachectl(bsc->sc_alignbuf,
401 1.1 mhitch sizeof(bsc->sc_alignbuf));
402 1.1 mhitch }
403 1.1 mhitch else
404 1.1 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
405 1.1 mhitch }
406 1.1 mhitch #endif
407 1.1 mhitch
408 1.1 mhitch pa >>= 1;
409 1.1 mhitch if (!bsc->sc_datain)
410 1.1 mhitch pa |= 0x80000000;
411 1.26 tsutsui bsc->sc_dmabase[0x8000] = (uint8_t)(pa >> 24);
412 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 24);
413 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 16);
414 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 8);
415 1.26 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa);
416 1.1 mhitch bsc->sc_active = 1;
417 1.1 mhitch return 0;
418 1.1 mhitch }
419 1.1 mhitch
420 1.1 mhitch void
421 1.11 aymeric bzivsc_dma_go(struct ncr53c9x_softc *sc)
422 1.1 mhitch {
423 1.1 mhitch }
424 1.1 mhitch
425 1.1 mhitch void
426 1.11 aymeric bzivsc_dma_stop(struct ncr53c9x_softc *sc)
427 1.1 mhitch {
428 1.1 mhitch }
429 1.1 mhitch
430 1.1 mhitch int
431 1.11 aymeric bzivsc_dma_isactive(struct ncr53c9x_softc *sc)
432 1.1 mhitch {
433 1.1 mhitch struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
434 1.1 mhitch
435 1.1 mhitch return bsc->sc_active;
436 1.1 mhitch }
437 1.1 mhitch
438 1.1 mhitch #ifdef DEBUG
439 1.1 mhitch void
440 1.11 aymeric bzivsc_dump(void)
441 1.1 mhitch {
442 1.1 mhitch int i;
443 1.1 mhitch
444 1.1 mhitch i = bzivsc_trace_ptr;
445 1.1 mhitch printf("bzivsc_trace dump: ptr %x\n", bzivsc_trace_ptr);
446 1.1 mhitch do {
447 1.1 mhitch if (bzivsc_trace[i].hardbits == 0) {
448 1.1 mhitch i = (i + 1) & 127;
449 1.1 mhitch continue;
450 1.1 mhitch }
451 1.1 mhitch printf("%02x%02x%02x%02x(", bzivsc_trace[i].hardbits,
452 1.1 mhitch bzivsc_trace[i].status, bzivsc_trace[i].xx, bzivsc_trace[i].yy);
453 1.1 mhitch if (bzivsc_trace[i].status & NCRSTAT_INT)
454 1.1 mhitch printf("NCRINT/");
455 1.1 mhitch if (bzivsc_trace[i].status & NCRSTAT_TC)
456 1.1 mhitch printf("NCRTC/");
457 1.1 mhitch switch(bzivsc_trace[i].status & NCRSTAT_PHASE) {
458 1.1 mhitch case 0:
459 1.1 mhitch printf("dataout"); break;
460 1.1 mhitch case 1:
461 1.1 mhitch printf("datain"); break;
462 1.1 mhitch case 2:
463 1.1 mhitch printf("cmdout"); break;
464 1.1 mhitch case 3:
465 1.1 mhitch printf("status"); break;
466 1.1 mhitch case 6:
467 1.1 mhitch printf("msgout"); break;
468 1.1 mhitch case 7:
469 1.1 mhitch printf("msgin"); break;
470 1.1 mhitch default:
471 1.1 mhitch printf("phase%d?", bzivsc_trace[i].status & NCRSTAT_PHASE);
472 1.1 mhitch }
473 1.1 mhitch printf(") ");
474 1.1 mhitch i = (i + 1) & 127;
475 1.1 mhitch } while (i != bzivsc_trace_ptr);
476 1.1 mhitch printf("\n");
477 1.1 mhitch }
478 1.1 mhitch #endif
479