Home | History | Annotate | Line # | Download | only in dev
bzivsc.c revision 1.30
      1 /*	$NetBSD: bzivsc.c,v 1.30 2010/10/18 22:02:25 phx Exp $ */
      2 
      3 /*
      4  * Copyright (c) 1997 Michael L. Hitch
      5  * Copyright (c) 1982, 1990 The Regents of the University of California.
      6  * All rights reserved.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. Neither the name of the University nor the names of its contributors
     17  *    may be used to endorse or promote products derived from this software
     18  *    without specific prior written permission.
     19  *
     20  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     22  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     23  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     24  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     25  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     26  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     27  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     28  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     29  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     30  * SUCH DAMAGE.
     31  *
     32  */
     33 
     34 #ifdef __m68k__
     35 #include "opt_m68k_arch.h"
     36 #endif
     37 
     38 #include <sys/cdefs.h>
     39 __KERNEL_RCSID(0, "$NetBSD: bzivsc.c,v 1.30 2010/10/18 22:02:25 phx Exp $");
     40 
     41 #include <sys/types.h>
     42 #include <sys/param.h>
     43 #include <sys/systm.h>
     44 #include <sys/kernel.h>
     45 #include <sys/errno.h>
     46 #include <sys/ioctl.h>
     47 #include <sys/device.h>
     48 #include <sys/buf.h>
     49 #include <sys/proc.h>
     50 #include <sys/queue.h>
     51 
     52 #include <uvm/uvm_extern.h>
     53 
     54 #include <dev/scsipi/scsi_all.h>
     55 #include <dev/scsipi/scsipi_all.h>
     56 #include <dev/scsipi/scsiconf.h>
     57 #include <dev/scsipi/scsi_message.h>
     58 
     59 #include <machine/cpu.h>
     60 #include <machine/param.h>
     61 
     62 #include <dev/ic/ncr53c9xreg.h>
     63 #include <dev/ic/ncr53c9xvar.h>
     64 
     65 #include <amiga/amiga/isr.h>
     66 #include <amiga/dev/bzivscvar.h>
     67 #include <amiga/dev/zbusvar.h>
     68 
     69 #ifdef __powerpc__
     70 #define badaddr(a)      badaddr_read(a, 2, NULL)
     71 #endif
     72 
     73 int	bzivscmatch(device_t, cfdata_t, void *);
     74 void	bzivscattach(device_t, device_t, void *);
     75 
     76 /* Linkup to the rest of the kernel */
     77 CFATTACH_DECL_NEW(bzivsc, sizeof(struct bzivsc_softc),
     78     bzivscmatch, bzivscattach, NULL, NULL);
     79 
     80 /*
     81  * Functions and the switch for the MI code.
     82  */
     83 uint8_t	bzivsc_read_reg(struct ncr53c9x_softc *, int);
     84 void	bzivsc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
     85 int	bzivsc_dma_isintr(struct ncr53c9x_softc *);
     86 void	bzivsc_dma_reset(struct ncr53c9x_softc *);
     87 int	bzivsc_dma_intr(struct ncr53c9x_softc *);
     88 int	bzivsc_dma_setup(struct ncr53c9x_softc *, uint8_t **,
     89 	    size_t *, int, size_t *);
     90 void	bzivsc_dma_go(struct ncr53c9x_softc *);
     91 void	bzivsc_dma_stop(struct ncr53c9x_softc *);
     92 int	bzivsc_dma_isactive(struct ncr53c9x_softc *);
     93 
     94 struct ncr53c9x_glue bzivsc_glue = {
     95 	bzivsc_read_reg,
     96 	bzivsc_write_reg,
     97 	bzivsc_dma_isintr,
     98 	bzivsc_dma_reset,
     99 	bzivsc_dma_intr,
    100 	bzivsc_dma_setup,
    101 	bzivsc_dma_go,
    102 	bzivsc_dma_stop,
    103 	bzivsc_dma_isactive,
    104 	NULL,
    105 };
    106 
    107 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    108 u_long bzivsc_max_dma = 1024;
    109 extern int ser_open_speed;
    110 
    111 u_long bzivsc_cnt_pio = 0;	/* number of PIO transfers */
    112 u_long bzivsc_cnt_dma = 0;	/* number of DMA transfers */
    113 u_long bzivsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    114 u_long bzivsc_cnt_dma3 = 0;	/* number of pages combined */
    115 
    116 #ifdef DEBUG
    117 struct {
    118 	uint8_t hardbits;
    119 	uint8_t status;
    120 	uint8_t xx;
    121 	uint8_t yy;
    122 } bzivsc_trace[128];
    123 int bzivsc_trace_ptr = 0;
    124 int bzivsc_trace_enable = 1;
    125 void bzivsc_dump(void);
    126 #endif
    127 
    128 /*
    129  * if we are a Phase5 Blizzard 12x0-IV
    130  */
    131 int
    132 bzivscmatch(device_t parent, cfdata_t cf, void *aux)
    133 {
    134 	struct zbus_args *zap;
    135 	volatile uint8_t *regs;
    136 
    137 	zap = aux;
    138 	if (zap->manid != 0x2140)
    139 		return 0;			/* It's not Phase 5 */
    140 	if (zap->prodid != 11 && zap->prodid != 17)
    141 		return 0;			/* Not Blizzard 12x0 */
    142 	if (!is_a1200())
    143 		return 0;			/* And not A1200 */
    144 	regs = &((volatile u_char *)zap->va)[0x8000];
    145 	if (badaddr((void *)__UNVOLATILE(regs)))
    146 		return 0;
    147 	regs[NCR_CFG1 * 4] = 0;
    148 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    149 	delay(5);
    150 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    151 		return 0;
    152 	return 1;
    153 }
    154 
    155 /*
    156  * Attach this instance, and then all the sub-devices
    157  */
    158 void
    159 bzivscattach(device_t parent, device_t self, void *aux)
    160 {
    161 	struct bzivsc_softc *bsc = device_private(self);
    162 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    163 	struct zbus_args  *zap;
    164 	extern u_long scsi_nosync;
    165 	extern int shift_nosync;
    166 	extern int ncr53c9x_debug;
    167 
    168 	/*
    169 	 * Set up the glue for MI code early; we use some of it here.
    170 	 */
    171 	sc->sc_dev = self;
    172 	sc->sc_glue = &bzivsc_glue;
    173 
    174 	/*
    175 	 * Save the regs
    176 	 */
    177 	zap = aux;
    178 	bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x8000];
    179 	bsc->sc_dmabase = &bsc->sc_reg[0x8000];
    180 
    181 	sc->sc_freq = 40;		/* Clocked at 40 MHz */
    182 
    183 	aprint_normal(": address %p", bsc->sc_reg);
    184 
    185 	sc->sc_id = 7;
    186 
    187 	/*
    188 	 * It is necessary to try to load the 2nd config register here,
    189 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    190 	 * will not set up the defaults correctly.
    191 	 */
    192 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    193 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    194 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    195 	sc->sc_rev = NCR_VARIANT_FAS216;
    196 
    197 	/*
    198 	 * This is the value used to start sync negotiations
    199 	 * Note that the NCR register "SYNCTP" is programmed
    200 	 * in "clocks per byte", and has a minimum value of 4.
    201 	 * The SCSI period used in negotiation is one-fourth
    202 	 * of the time (in nanoseconds) needed to transfer one byte.
    203 	 * Since the chip's clock is given in MHz, we have the following
    204 	 * formula: 4 * period = (1000 / freq) * 4
    205 	 */
    206 	sc->sc_minsync = 1000 / sc->sc_freq;
    207 
    208 	/*
    209 	 * get flags from -I argument and set cf_flags.
    210 	 * NOTE: low 8 bits are to disable disconnect, and the next
    211 	 *       8 bits are to disable sync.
    212 	 */
    213 	device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync)
    214 	    & 0xffff;
    215 	shift_nosync += 16;
    216 
    217 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    218 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    219 	shift_nosync += 16;
    220 
    221 #if 1
    222 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    223 		sc->sc_minsync = 0;
    224 #endif
    225 
    226 	/* Really no limit, but since we want to fit into the TCR... */
    227 	sc->sc_maxxfer = 64 * 1024;
    228 
    229 	/*
    230 	 * Configure interrupts.
    231 	 */
    232 	bsc->sc_isr.isr_intr = ncr53c9x_intr;
    233 	bsc->sc_isr.isr_arg  = sc;
    234 	bsc->sc_isr.isr_ipl  = 2;
    235 	add_isr(&bsc->sc_isr);
    236 
    237 	/*
    238 	 * Now try to attach all the sub-devices
    239 	 */
    240 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    241 	sc->sc_adapter.adapt_minphys = minphys;
    242 	ncr53c9x_attach(sc);
    243 }
    244 
    245 /*
    246  * Glue functions.
    247  */
    248 
    249 uint8_t
    250 bzivsc_read_reg(struct ncr53c9x_softc *sc, int reg)
    251 {
    252 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    253 
    254 	return bsc->sc_reg[reg * 4];
    255 }
    256 
    257 void
    258 bzivsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    259 {
    260 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    261 	uint8_t v = val;
    262 
    263 	bsc->sc_reg[reg * 4] = v;
    264 #ifdef DEBUG
    265 if (bzivsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL */ &&
    266   reg == NCR_CMD/* && bsc->sc_active*/) {
    267   bzivsc_trace[(bzivsc_trace_ptr - 1) & 127].yy = v;
    268 /*  printf(" cmd %x", v);*/
    269 }
    270 #endif
    271 }
    272 
    273 int
    274 bzivsc_dma_isintr(struct ncr53c9x_softc *sc)
    275 {
    276 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    277 
    278 	if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    279 		return 0;
    280 
    281 #ifdef DEBUG
    282 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzivsc_trace_enable) {
    283   bzivsc_trace[bzivsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
    284   bzivsc_trace[bzivsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
    285   bzivsc_trace[bzivsc_trace_ptr].yy = bsc->sc_active;
    286   bzivsc_trace_ptr = (bzivsc_trace_ptr + 1) & 127;
    287 }
    288 #endif
    289 	return 1;
    290 }
    291 
    292 void
    293 bzivsc_dma_reset(struct ncr53c9x_softc *sc)
    294 {
    295 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    296 
    297 	bsc->sc_active = 0;
    298 }
    299 
    300 int
    301 bzivsc_dma_intr(struct ncr53c9x_softc *sc)
    302 {
    303 	register struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    304 	register int	cnt;
    305 
    306 	NCR_DMA(("bzivsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    307 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    308 	    bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    309 	if (bsc->sc_active == 0) {
    310 		printf("bzivsc_intr--inactive DMA\n");
    311 		return -1;
    312 	}
    313 
    314 	/* update sc_dmaaddr and sc_pdmalen */
    315 	cnt = bsc->sc_reg[NCR_TCL * 4];
    316 	cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
    317 	cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
    318 	if (!bsc->sc_datain) {
    319 		cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    320 		bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    321 	}
    322 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    323 	NCR_DMA(("DMA xferred %d\n", cnt));
    324 	if (bsc->sc_xfr_align) {
    325 		memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt);
    326 		bsc->sc_xfr_align = 0;
    327 	}
    328 	*bsc->sc_dmaaddr += cnt;
    329 	*bsc->sc_pdmalen -= cnt;
    330 	bsc->sc_active = 0;
    331 	return 0;
    332 }
    333 
    334 int
    335 bzivsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    336                  int datain, size_t *dmasize)
    337 {
    338 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    339 	paddr_t pa;
    340 	uint8_t *ptr;
    341 	size_t xfer;
    342 
    343 	bsc->sc_dmaaddr = addr;
    344 	bsc->sc_pdmalen = len;
    345 	bsc->sc_datain = datain;
    346 	bsc->sc_dmasize = *dmasize;
    347 	/*
    348 	 * DMA can be nasty for high-speed serial input, so limit the
    349 	 * size of this DMA operation if the serial port is running at
    350 	 * a high speed (higher than 19200 for now - should be adjusted
    351 	 * based on CPU type and speed?).
    352 	 * XXX - add serial speed check XXX
    353 	 */
    354 	if (ser_open_speed > 19200 && bzivsc_max_dma != 0 &&
    355 	    bsc->sc_dmasize > bzivsc_max_dma)
    356 		bsc->sc_dmasize = bzivsc_max_dma;
    357 	ptr = *addr;			/* Kernel virtual address */
    358 	pa = kvtop(ptr);		/* Physical address of DMA */
    359 	xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
    360 	bsc->sc_xfr_align = 0;
    361 	/*
    362 	 * If output and unaligned, stuff odd byte into FIFO
    363 	 */
    364 	if (datain == 0 && (int)ptr & 1) {
    365 		NCR_DMA(("bzivsc_dma_setup: align byte written to fifo\n"));
    366 		pa++;
    367 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    368 		bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
    369 	}
    370 	/*
    371 	 * If unaligned address, read unaligned bytes into alignment buffer
    372 	 */
    373 	else if ((int)ptr & 1) {
    374 		pa = kvtop((void *)&bsc->sc_alignbuf);
    375 		xfer = bsc->sc_dmasize = min(xfer, sizeof(bsc->sc_alignbuf));
    376 		NCR_DMA(("bzivsc_dma_setup: align read by %d bytes\n", xfer));
    377 		bsc->sc_xfr_align = 1;
    378 	}
    379 ++bzivsc_cnt_dma;		/* number of DMA operations */
    380 
    381 	while (xfer < bsc->sc_dmasize) {
    382 		if ((pa + xfer) != kvtop(*addr + xfer))
    383 			break;
    384 		if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
    385 			xfer = bsc->sc_dmasize;
    386 		else
    387 			xfer += PAGE_SIZE;
    388 ++bzivsc_cnt_dma3;
    389 	}
    390 if (xfer != *len)
    391   ++bzivsc_cnt_dma2;
    392 
    393 	bsc->sc_dmasize = xfer;
    394 	*dmasize = bsc->sc_dmasize;
    395 	bsc->sc_pa = pa;
    396 #if defined(M68040) || defined(M68060)
    397 	if (mmutype == MMU_68040) {
    398 		if (bsc->sc_xfr_align) {
    399 			dma_cachectl(bsc->sc_alignbuf,
    400 			    sizeof(bsc->sc_alignbuf));
    401 		}
    402 		else
    403 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    404 	}
    405 #endif
    406 
    407 	pa >>= 1;
    408 	if (!bsc->sc_datain)
    409 		pa |= 0x80000000;
    410 	bsc->sc_dmabase[0x8000] = (uint8_t)(pa >> 24);
    411 	bsc->sc_dmabase[0] = (uint8_t)(pa >> 24);
    412 	bsc->sc_dmabase[0] = (uint8_t)(pa >> 16);
    413 	bsc->sc_dmabase[0] = (uint8_t)(pa >> 8);
    414 	bsc->sc_dmabase[0] = (uint8_t)(pa);
    415 	bsc->sc_active = 1;
    416 	return 0;
    417 }
    418 
    419 void
    420 bzivsc_dma_go(struct ncr53c9x_softc *sc)
    421 {
    422 }
    423 
    424 void
    425 bzivsc_dma_stop(struct ncr53c9x_softc *sc)
    426 {
    427 }
    428 
    429 int
    430 bzivsc_dma_isactive(struct ncr53c9x_softc *sc)
    431 {
    432 	struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
    433 
    434 	return bsc->sc_active;
    435 }
    436 
    437 #ifdef DEBUG
    438 void
    439 bzivsc_dump(void)
    440 {
    441 	int i;
    442 
    443 	i = bzivsc_trace_ptr;
    444 	printf("bzivsc_trace dump: ptr %x\n", bzivsc_trace_ptr);
    445 	do {
    446 		if (bzivsc_trace[i].hardbits == 0) {
    447 			i = (i + 1) & 127;
    448 			continue;
    449 		}
    450 		printf("%02x%02x%02x%02x(", bzivsc_trace[i].hardbits,
    451 		    bzivsc_trace[i].status, bzivsc_trace[i].xx, bzivsc_trace[i].yy);
    452 		if (bzivsc_trace[i].status & NCRSTAT_INT)
    453 			printf("NCRINT/");
    454 		if (bzivsc_trace[i].status & NCRSTAT_TC)
    455 			printf("NCRTC/");
    456 		switch(bzivsc_trace[i].status & NCRSTAT_PHASE) {
    457 		case 0:
    458 			printf("dataout"); break;
    459 		case 1:
    460 			printf("datain"); break;
    461 		case 2:
    462 			printf("cmdout"); break;
    463 		case 3:
    464 			printf("status"); break;
    465 		case 6:
    466 			printf("msgout"); break;
    467 		case 7:
    468 			printf("msgin"); break;
    469 		default:
    470 			printf("phase%d?", bzivsc_trace[i].status & NCRSTAT_PHASE);
    471 		}
    472 		printf(") ");
    473 		i = (i + 1) & 127;
    474 	} while (i != bzivsc_trace_ptr);
    475 	printf("\n");
    476 }
    477 #endif
    478