bzivsc.c revision 1.9 1 /* $NetBSD: bzivsc.c,v 1.9 2000/06/05 15:08:02 tsutsui Exp $ */
2
3 /*
4 * Copyright (c) 1997 Michael L. Hitch
5 * Copyright (c) 1982, 1990 The Regents of the University of California.
6 * All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product contains software written by Michael L. Hitch for
19 * the NetBSD project.
20 * 4. Neither the name of the University nor the names of its contributors
21 * may be used to endorse or promote products derived from this software
22 * without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * SUCH DAMAGE.
35 *
36 */
37
38 #include <sys/types.h>
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/kernel.h>
42 #include <sys/errno.h>
43 #include <sys/ioctl.h>
44 #include <sys/device.h>
45 #include <sys/buf.h>
46 #include <sys/proc.h>
47 #include <sys/user.h>
48 #include <sys/queue.h>
49
50 #include <dev/scsipi/scsi_all.h>
51 #include <dev/scsipi/scsipi_all.h>
52 #include <dev/scsipi/scsiconf.h>
53 #include <dev/scsipi/scsi_message.h>
54
55 #include <machine/cpu.h>
56 #include <machine/param.h>
57
58 #include <dev/ic/ncr53c9xreg.h>
59 #include <dev/ic/ncr53c9xvar.h>
60
61 #include <amiga/amiga/isr.h>
62 #include <amiga/dev/bzivscvar.h>
63 #include <amiga/dev/zbusvar.h>
64
65 void bzivscattach __P((struct device *, struct device *, void *));
66 int bzivscmatch __P((struct device *, struct cfdata *, void *));
67
68 /* Linkup to the rest of the kernel */
69 struct cfattach bzivsc_ca = {
70 sizeof(struct bzivsc_softc), bzivscmatch, bzivscattach
71 };
72
73 /*
74 * Functions and the switch for the MI code.
75 */
76 u_char bzivsc_read_reg __P((struct ncr53c9x_softc *, int));
77 void bzivsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
78 int bzivsc_dma_isintr __P((struct ncr53c9x_softc *));
79 void bzivsc_dma_reset __P((struct ncr53c9x_softc *));
80 int bzivsc_dma_intr __P((struct ncr53c9x_softc *));
81 int bzivsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
82 size_t *, int, size_t *));
83 void bzivsc_dma_go __P((struct ncr53c9x_softc *));
84 void bzivsc_dma_stop __P((struct ncr53c9x_softc *));
85 int bzivsc_dma_isactive __P((struct ncr53c9x_softc *));
86
87 struct ncr53c9x_glue bzivsc_glue = {
88 bzivsc_read_reg,
89 bzivsc_write_reg,
90 bzivsc_dma_isintr,
91 bzivsc_dma_reset,
92 bzivsc_dma_intr,
93 bzivsc_dma_setup,
94 bzivsc_dma_go,
95 bzivsc_dma_stop,
96 bzivsc_dma_isactive,
97 0,
98 };
99
100 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
101 u_long bzivsc_max_dma = 1024;
102 extern int ser_open_speed;
103
104 u_long bzivsc_cnt_pio = 0; /* number of PIO transfers */
105 u_long bzivsc_cnt_dma = 0; /* number of DMA transfers */
106 u_long bzivsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
107 u_long bzivsc_cnt_dma3 = 0; /* number of pages combined */
108
109 #ifdef DEBUG
110 struct {
111 u_char hardbits;
112 u_char status;
113 u_char xx;
114 u_char yy;
115 } bzivsc_trace[128];
116 int bzivsc_trace_ptr = 0;
117 int bzivsc_trace_enable = 1;
118 void bzivsc_dump __P((void));
119 #endif
120
121 /*
122 * if we are a Phase5 Blizzard 12x0-IV
123 */
124 int
125 bzivscmatch(parent, cf, aux)
126 struct device *parent;
127 struct cfdata *cf;
128 void *aux;
129 {
130 struct zbus_args *zap;
131 volatile u_char *regs;
132
133 zap = aux;
134 if (zap->manid != 0x2140)
135 return(0); /* It's not Phase 5 */
136 if (zap->prodid != 11 && zap->prodid != 17)
137 return(0); /* Not Blizzard 12x0 */
138 if (!is_a1200())
139 return(0); /* And not A1200 */
140 regs = &((volatile u_char *)zap->va)[0x8000];
141 if (badaddr((caddr_t)regs))
142 return(0);
143 regs[NCR_CFG1 * 4] = 0;
144 regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
145 delay(5);
146 if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
147 return(0);
148 return(1);
149 }
150
151 /*
152 * Attach this instance, and then all the sub-devices
153 */
154 void
155 bzivscattach(parent, self, aux)
156 struct device *parent, *self;
157 void *aux;
158 {
159 struct bzivsc_softc *bsc = (void *)self;
160 struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
161 struct zbus_args *zap;
162 extern u_long scsi_nosync;
163 extern int shift_nosync;
164 extern int ncr53c9x_debug;
165
166 /*
167 * Set up the glue for MI code early; we use some of it here.
168 */
169 sc->sc_glue = &bzivsc_glue;
170
171 /*
172 * Save the regs
173 */
174 zap = aux;
175 bsc->sc_reg = &((volatile u_char *)zap->va)[0x8000];
176 bsc->sc_dmabase = &bsc->sc_reg[0x8000];
177
178 sc->sc_freq = 40; /* Clocked at 40Mhz */
179
180 printf(": address %p", bsc->sc_reg);
181
182 sc->sc_id = 7;
183
184 /*
185 * It is necessary to try to load the 2nd config register here,
186 * to find out what rev the FAS chip is, else the ncr53c9x_reset
187 * will not set up the defaults correctly.
188 */
189 sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
190 sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
191 sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
192 sc->sc_rev = NCR_VARIANT_FAS216;
193
194 /*
195 * This is the value used to start sync negotiations
196 * Note that the NCR register "SYNCTP" is programmed
197 * in "clocks per byte", and has a minimum value of 4.
198 * The SCSI period used in negotiation is one-fourth
199 * of the time (in nanoseconds) needed to transfer one byte.
200 * Since the chip's clock is given in MHz, we have the following
201 * formula: 4 * period = (1000 / freq) * 4
202 */
203 sc->sc_minsync = 1000 / sc->sc_freq;
204
205 /*
206 * get flags from -I argument and set cf_flags.
207 * NOTE: low 8 bits are to disable disconnect, and the next
208 * 8 bits are to disable sync.
209 */
210 sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
211 & 0xffff;
212 shift_nosync += 16;
213
214 /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
215 ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
216 shift_nosync += 16;
217
218 #if 1
219 if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
220 sc->sc_minsync = 0;
221 #endif
222
223 /* Really no limit, but since we want to fit into the TCR... */
224 sc->sc_maxxfer = 64 * 1024;
225
226 /*
227 * Configure interrupts.
228 */
229 bsc->sc_isr.isr_intr = ncr53c9x_intr;
230 bsc->sc_isr.isr_arg = sc;
231 bsc->sc_isr.isr_ipl = 2;
232 add_isr(&bsc->sc_isr);
233
234 /*
235 * Now try to attach all the sub-devices
236 */
237 ncr53c9x_attach(sc, NULL, NULL);
238 }
239
240 /*
241 * Glue functions.
242 */
243
244 u_char
245 bzivsc_read_reg(sc, reg)
246 struct ncr53c9x_softc *sc;
247 int reg;
248 {
249 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
250
251 return bsc->sc_reg[reg * 4];
252 }
253
254 void
255 bzivsc_write_reg(sc, reg, val)
256 struct ncr53c9x_softc *sc;
257 int reg;
258 u_char val;
259 {
260 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
261 u_char v = val;
262
263 bsc->sc_reg[reg * 4] = v;
264 #ifdef DEBUG
265 if (bzivsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL */ &&
266 reg == NCR_CMD/* && bsc->sc_active*/) {
267 bzivsc_trace[(bzivsc_trace_ptr - 1) & 127].yy = v;
268 /* printf(" cmd %x", v);*/
269 }
270 #endif
271 }
272
273 int
274 bzivsc_dma_isintr(sc)
275 struct ncr53c9x_softc *sc;
276 {
277 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
278
279 if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
280 return 0;
281
282 #ifdef DEBUG
283 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzivsc_trace_enable) {
284 bzivsc_trace[bzivsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
285 bzivsc_trace[bzivsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
286 bzivsc_trace[bzivsc_trace_ptr].yy = bsc->sc_active;
287 bzivsc_trace_ptr = (bzivsc_trace_ptr + 1) & 127;
288 }
289 #endif
290 return 1;
291 }
292
293 void
294 bzivsc_dma_reset(sc)
295 struct ncr53c9x_softc *sc;
296 {
297 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
298
299 bsc->sc_active = 0;
300 }
301
302 int
303 bzivsc_dma_intr(sc)
304 struct ncr53c9x_softc *sc;
305 {
306 register struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
307 register int cnt;
308
309 NCR_DMA(("bzivsc_dma_intr: cnt %d int %x stat %x fifo %d ",
310 bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
311 bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
312 if (bsc->sc_active == 0) {
313 printf("bzivsc_intr--inactive DMA\n");
314 return -1;
315 }
316
317 /* update sc_dmaaddr and sc_pdmalen */
318 cnt = bsc->sc_reg[NCR_TCL * 4];
319 cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
320 cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
321 if (!bsc->sc_datain) {
322 cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
323 bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
324 }
325 cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
326 NCR_DMA(("DMA xferred %d\n", cnt));
327 if (bsc->sc_xfr_align) {
328 bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
329 bsc->sc_xfr_align = 0;
330 }
331 *bsc->sc_dmaaddr += cnt;
332 *bsc->sc_pdmalen -= cnt;
333 bsc->sc_active = 0;
334 return 0;
335 }
336
337 int
338 bzivsc_dma_setup(sc, addr, len, datain, dmasize)
339 struct ncr53c9x_softc *sc;
340 caddr_t *addr;
341 size_t *len;
342 int datain;
343 size_t *dmasize;
344 {
345 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
346 paddr_t pa;
347 u_char *ptr;
348 size_t xfer;
349
350 bsc->sc_dmaaddr = addr;
351 bsc->sc_pdmalen = len;
352 bsc->sc_datain = datain;
353 bsc->sc_dmasize = *dmasize;
354 /*
355 * DMA can be nasty for high-speed serial input, so limit the
356 * size of this DMA operation if the serial port is running at
357 * a high speed (higher than 19200 for now - should be adjusted
358 * based on cpu type and speed?).
359 * XXX - add serial speed check XXX
360 */
361 if (ser_open_speed > 19200 && bzivsc_max_dma != 0 &&
362 bsc->sc_dmasize > bzivsc_max_dma)
363 bsc->sc_dmasize = bzivsc_max_dma;
364 ptr = *addr; /* Kernel virtual address */
365 pa = kvtop(ptr); /* Physical address of DMA */
366 xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
367 bsc->sc_xfr_align = 0;
368 /*
369 * If output and unaligned, stuff odd byte into FIFO
370 */
371 if (datain == 0 && (int)ptr & 1) {
372 NCR_DMA(("bzivsc_dma_setup: align byte written to fifo\n"));
373 pa++;
374 xfer--; /* XXXX CHECK THIS !!!! XXXX */
375 bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
376 }
377 /*
378 * If unaligned address, read unaligned bytes into alignment buffer
379 */
380 else if ((int)ptr & 1) {
381 pa = kvtop((caddr_t)&bsc->sc_alignbuf);
382 xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
383 NCR_DMA(("bzivsc_dma_setup: align read by %d bytes\n", xfer));
384 bsc->sc_xfr_align = 1;
385 }
386 ++bzivsc_cnt_dma; /* number of DMA operations */
387
388 while (xfer < bsc->sc_dmasize) {
389 if ((pa + xfer) != kvtop(*addr + xfer))
390 break;
391 if ((bsc->sc_dmasize - xfer) < NBPG)
392 xfer = bsc->sc_dmasize;
393 else
394 xfer += NBPG;
395 ++bzivsc_cnt_dma3;
396 }
397 if (xfer != *len)
398 ++bzivsc_cnt_dma2;
399
400 bsc->sc_dmasize = xfer;
401 *dmasize = bsc->sc_dmasize;
402 bsc->sc_pa = pa;
403 #if defined(M68040) || defined(M68060)
404 if (mmutype == MMU_68040) {
405 if (bsc->sc_xfr_align) {
406 dma_cachectl(bsc->sc_alignbuf,
407 sizeof(bsc->sc_alignbuf));
408 }
409 else
410 dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
411 }
412 #endif
413
414 pa >>= 1;
415 if (!bsc->sc_datain)
416 pa |= 0x80000000;
417 bsc->sc_dmabase[0x8000] = (u_int8_t)(pa >> 24);
418 bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
419 bsc->sc_dmabase[0] = (u_int8_t)(pa >> 16);
420 bsc->sc_dmabase[0] = (u_int8_t)(pa >> 8);
421 bsc->sc_dmabase[0] = (u_int8_t)(pa);
422 bsc->sc_active = 1;
423 return 0;
424 }
425
426 void
427 bzivsc_dma_go(sc)
428 struct ncr53c9x_softc *sc;
429 {
430 }
431
432 void
433 bzivsc_dma_stop(sc)
434 struct ncr53c9x_softc *sc;
435 {
436 }
437
438 int
439 bzivsc_dma_isactive(sc)
440 struct ncr53c9x_softc *sc;
441 {
442 struct bzivsc_softc *bsc = (struct bzivsc_softc *)sc;
443
444 return bsc->sc_active;
445 }
446
447 #ifdef DEBUG
448 void
449 bzivsc_dump()
450 {
451 int i;
452
453 i = bzivsc_trace_ptr;
454 printf("bzivsc_trace dump: ptr %x\n", bzivsc_trace_ptr);
455 do {
456 if (bzivsc_trace[i].hardbits == 0) {
457 i = (i + 1) & 127;
458 continue;
459 }
460 printf("%02x%02x%02x%02x(", bzivsc_trace[i].hardbits,
461 bzivsc_trace[i].status, bzivsc_trace[i].xx, bzivsc_trace[i].yy);
462 if (bzivsc_trace[i].status & NCRSTAT_INT)
463 printf("NCRINT/");
464 if (bzivsc_trace[i].status & NCRSTAT_TC)
465 printf("NCRTC/");
466 switch(bzivsc_trace[i].status & NCRSTAT_PHASE) {
467 case 0:
468 printf("dataout"); break;
469 case 1:
470 printf("datain"); break;
471 case 2:
472 printf("cmdout"); break;
473 case 3:
474 printf("status"); break;
475 case 6:
476 printf("msgout"); break;
477 case 7:
478 printf("msgin"); break;
479 default:
480 printf("phase%d?", bzivsc_trace[i].status & NCRSTAT_PHASE);
481 }
482 printf(") ");
483 i = (i + 1) & 127;
484 } while (i != bzivsc_trace_ptr);
485 printf("\n");
486 }
487 #endif
488