1 1.50 jdolecek /* $NetBSD: bzsc.c,v 1.50 2019/01/08 19:41:09 jdolecek Exp $ */ 2 1.7 veego 3 1.1 chopps /* 4 1.19 mhitch * Copyright (c) 1997 Michael L. Hitch 5 1.1 chopps * Copyright (c) 1995 Daniel Widenfalk 6 1.1 chopps * Copyright (c) 1994 Christian E. Hopps 7 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California. 8 1.1 chopps * All rights reserved. 9 1.1 chopps * 10 1.1 chopps * Redistribution and use in source and binary forms, with or without 11 1.1 chopps * modification, are permitted provided that the following conditions 12 1.1 chopps * are met: 13 1.1 chopps * 1. Redistributions of source code must retain the above copyright 14 1.1 chopps * notice, this list of conditions and the following disclaimer. 15 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 chopps * notice, this list of conditions and the following disclaimer in the 17 1.1 chopps * documentation and/or other materials provided with the distribution. 18 1.1 chopps * 3. All advertising materials mentioning features or use of this software 19 1.1 chopps * must display the following acknowledgement: 20 1.19 mhitch * This product includes software developed by Daniel Widenfalk 21 1.19 mhitch * and Michael L. Hitch. 22 1.1 chopps * 4. Neither the name of the University nor the names of its contributors 23 1.1 chopps * may be used to endorse or promote products derived from this software 24 1.1 chopps * without specific prior written permission. 25 1.1 chopps * 26 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 27 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 28 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 29 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 30 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 31 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 32 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 33 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 34 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 35 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 36 1.1 chopps * SUCH DAMAGE. 37 1.1 chopps */ 38 1.30 aymeric 39 1.47 phx #ifdef __m68k__ 40 1.46 mrg #include "opt_m68k_arch.h" 41 1.47 phx #endif 42 1.46 mrg 43 1.30 aymeric #include <sys/cdefs.h> 44 1.50 jdolecek __KERNEL_RCSID(0, "$NetBSD: bzsc.c,v 1.50 2019/01/08 19:41:09 jdolecek Exp $"); 45 1.1 chopps 46 1.19 mhitch /* 47 1.19 mhitch * Initial amiga Blizzard 1230-II driver by Daniel Widenfalk. Conversion to 48 1.19 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu). 49 1.19 mhitch */ 50 1.19 mhitch 51 1.19 mhitch #include <sys/types.h> 52 1.1 chopps #include <sys/param.h> 53 1.1 chopps #include <sys/systm.h> 54 1.1 chopps #include <sys/kernel.h> 55 1.19 mhitch #include <sys/errno.h> 56 1.19 mhitch #include <sys/ioctl.h> 57 1.1 chopps #include <sys/device.h> 58 1.19 mhitch #include <sys/buf.h> 59 1.19 mhitch #include <sys/proc.h> 60 1.19 mhitch #include <sys/queue.h> 61 1.19 mhitch 62 1.19 mhitch #include <dev/scsipi/scsi_all.h> 63 1.19 mhitch #include <dev/scsipi/scsipi_all.h> 64 1.19 mhitch #include <dev/scsipi/scsiconf.h> 65 1.19 mhitch #include <dev/scsipi/scsi_message.h> 66 1.19 mhitch 67 1.19 mhitch #include <machine/cpu.h> 68 1.19 mhitch 69 1.19 mhitch #include <dev/ic/ncr53c9xreg.h> 70 1.19 mhitch #include <dev/ic/ncr53c9xvar.h> 71 1.19 mhitch 72 1.1 chopps #include <amiga/amiga/isr.h> 73 1.19 mhitch #include <amiga/dev/bzscvar.h> 74 1.18 mhitch #include <amiga/dev/zbusvar.h> 75 1.1 chopps 76 1.42 is #ifdef __powerpc__ 77 1.42 is #define badaddr(a) badaddr_read(a, 2, NULL) 78 1.42 is #endif 79 1.42 is 80 1.44 tsutsui int bzscmatch(device_t, cfdata_t, void *); 81 1.44 tsutsui void bzscattach(device_t, device_t, void *); 82 1.19 mhitch 83 1.19 mhitch /* Linkup to the rest of the kernel */ 84 1.44 tsutsui CFATTACH_DECL_NEW(bzsc, sizeof(struct bzsc_softc), 85 1.32 thorpej bzscmatch, bzscattach, NULL, NULL); 86 1.1 chopps 87 1.19 mhitch /* 88 1.19 mhitch * Functions and the switch for the MI code. 89 1.19 mhitch */ 90 1.44 tsutsui uint8_t bzsc_read_reg(struct ncr53c9x_softc *, int); 91 1.44 tsutsui void bzsc_write_reg(struct ncr53c9x_softc *, int, uint8_t); 92 1.29 aymeric int bzsc_dma_isintr(struct ncr53c9x_softc *); 93 1.29 aymeric void bzsc_dma_reset(struct ncr53c9x_softc *); 94 1.29 aymeric int bzsc_dma_intr(struct ncr53c9x_softc *); 95 1.44 tsutsui int bzsc_dma_setup(struct ncr53c9x_softc *, uint8_t **, 96 1.29 aymeric size_t *, int, size_t *); 97 1.29 aymeric void bzsc_dma_go(struct ncr53c9x_softc *); 98 1.29 aymeric void bzsc_dma_stop(struct ncr53c9x_softc *); 99 1.29 aymeric int bzsc_dma_isactive(struct ncr53c9x_softc *); 100 1.19 mhitch 101 1.19 mhitch struct ncr53c9x_glue bzsc_glue = { 102 1.19 mhitch bzsc_read_reg, 103 1.19 mhitch bzsc_write_reg, 104 1.19 mhitch bzsc_dma_isintr, 105 1.19 mhitch bzsc_dma_reset, 106 1.19 mhitch bzsc_dma_intr, 107 1.19 mhitch bzsc_dma_setup, 108 1.19 mhitch bzsc_dma_go, 109 1.19 mhitch bzsc_dma_stop, 110 1.19 mhitch bzsc_dma_isactive, 111 1.44 tsutsui NULL, 112 1.6 thorpej }; 113 1.1 chopps 114 1.19 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */ 115 1.19 mhitch u_long bzsc_max_dma = 1024; 116 1.19 mhitch extern int ser_open_speed; 117 1.19 mhitch 118 1.19 mhitch u_long bzsc_cnt_pio = 0; /* number of PIO transfers */ 119 1.19 mhitch u_long bzsc_cnt_dma = 0; /* number of DMA transfers */ 120 1.19 mhitch u_long bzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */ 121 1.19 mhitch u_long bzsc_cnt_dma3 = 0; /* number of pages combined */ 122 1.19 mhitch 123 1.19 mhitch #ifdef DEBUG 124 1.19 mhitch struct { 125 1.44 tsutsui uint8_t hardbits; 126 1.44 tsutsui uint8_t status; 127 1.44 tsutsui uint8_t xx; 128 1.44 tsutsui uint8_t yy; 129 1.19 mhitch } bzsc_trace[128]; 130 1.19 mhitch int bzsc_trace_ptr = 0; 131 1.19 mhitch int bzsc_trace_enable = 1; 132 1.29 aymeric void bzsc_dump(void); 133 1.19 mhitch #endif 134 1.1 chopps 135 1.1 chopps /* 136 1.19 mhitch * if we are a Phase5 Blizzard 1230 II 137 1.1 chopps */ 138 1.7 veego int 139 1.44 tsutsui bzscmatch(device_t parent, cfdata_t cf, void *aux) 140 1.1 chopps { 141 1.7 veego struct zbus_args *zap; 142 1.44 tsutsui volatile uint8_t *regs; 143 1.1 chopps 144 1.19 mhitch zap = aux; 145 1.19 mhitch if (zap->manid != 0x2140 || zap->prodid != 11) 146 1.44 tsutsui return 0; /* It's not Blizzard 1230 */ 147 1.7 veego if (!is_a1200()) 148 1.44 tsutsui return 0; /* And not A1200 */ 149 1.44 tsutsui regs = &((volatile uint8_t *)zap->va)[0x10000]; 150 1.39 christos if (badaddr((void *)__UNVOLATILE(regs))) 151 1.44 tsutsui return 0; 152 1.19 mhitch regs[NCR_CFG1 * 2] = 0; 153 1.19 mhitch regs[NCR_CFG1 * 2] = NCRCFG1_PARENB | 7; 154 1.19 mhitch delay(5); 155 1.19 mhitch if (regs[NCR_CFG1 * 2] != (NCRCFG1_PARENB | 7)) 156 1.44 tsutsui return 0; 157 1.44 tsutsui return 1; 158 1.1 chopps } 159 1.1 chopps 160 1.19 mhitch /* 161 1.19 mhitch * Attach this instance, and then all the sub-devices 162 1.19 mhitch */ 163 1.7 veego void 164 1.44 tsutsui bzscattach(device_t parent, device_t self, void *aux) 165 1.1 chopps { 166 1.44 tsutsui struct bzsc_softc *bsc = device_private(self); 167 1.19 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x; 168 1.1 chopps struct zbus_args *zap; 169 1.19 mhitch extern u_long scsi_nosync; 170 1.19 mhitch extern int shift_nosync; 171 1.19 mhitch extern int ncr53c9x_debug; 172 1.19 mhitch 173 1.19 mhitch /* 174 1.19 mhitch * Set up the glue for MI code early; we use some of it here. 175 1.19 mhitch */ 176 1.44 tsutsui sc->sc_dev = self; 177 1.19 mhitch sc->sc_glue = &bzsc_glue; 178 1.19 mhitch 179 1.19 mhitch /* 180 1.19 mhitch * Save the regs 181 1.19 mhitch */ 182 1.19 mhitch zap = aux; 183 1.44 tsutsui bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x10000]; 184 1.19 mhitch bsc->sc_dmabase = &bsc->sc_reg[0x21]; 185 1.19 mhitch 186 1.37 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */ 187 1.19 mhitch 188 1.44 tsutsui aprint_normal(": address %p", bsc->sc_reg); 189 1.19 mhitch 190 1.19 mhitch sc->sc_id = 7; 191 1.19 mhitch 192 1.19 mhitch /* 193 1.19 mhitch * It is necessary to try to load the 2nd config register here, 194 1.19 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset 195 1.19 mhitch * will not set up the defaults correctly. 196 1.19 mhitch */ 197 1.19 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 198 1.19 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE; 199 1.19 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB; 200 1.19 mhitch sc->sc_rev = NCR_VARIANT_FAS216; 201 1.19 mhitch 202 1.19 mhitch /* 203 1.19 mhitch * This is the value used to start sync negotiations 204 1.19 mhitch * Note that the NCR register "SYNCTP" is programmed 205 1.19 mhitch * in "clocks per byte", and has a minimum value of 4. 206 1.19 mhitch * The SCSI period used in negotiation is one-fourth 207 1.19 mhitch * of the time (in nanoseconds) needed to transfer one byte. 208 1.19 mhitch * Since the chip's clock is given in MHz, we have the following 209 1.19 mhitch * formula: 4 * period = (1000 / freq) * 4 210 1.19 mhitch */ 211 1.19 mhitch sc->sc_minsync = 1000 / sc->sc_freq; 212 1.19 mhitch 213 1.19 mhitch /* 214 1.19 mhitch * get flags from -I argument and set cf_flags. 215 1.19 mhitch * NOTE: low 8 bits are to disable disconnect, and the next 216 1.19 mhitch * 8 bits are to disable sync. 217 1.19 mhitch */ 218 1.44 tsutsui device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync) 219 1.19 mhitch & 0xffff; 220 1.19 mhitch shift_nosync += 16; 221 1.19 mhitch 222 1.19 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */ 223 1.19 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff; 224 1.19 mhitch shift_nosync += 16; 225 1.19 mhitch 226 1.19 mhitch #if 1 227 1.19 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00) 228 1.19 mhitch sc->sc_minsync = 0; 229 1.19 mhitch #endif 230 1.1 chopps 231 1.19 mhitch /* Really no limit, but since we want to fit into the TCR... */ 232 1.19 mhitch sc->sc_maxxfer = 64 * 1024; 233 1.19 mhitch 234 1.19 mhitch /* 235 1.19 mhitch * Configure interrupts. 236 1.19 mhitch */ 237 1.27 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr; 238 1.19 mhitch bsc->sc_isr.isr_arg = sc; 239 1.19 mhitch bsc->sc_isr.isr_ipl = 2; 240 1.19 mhitch add_isr(&bsc->sc_isr); 241 1.19 mhitch 242 1.19 mhitch /* 243 1.19 mhitch * Now try to attach all the sub-devices 244 1.19 mhitch */ 245 1.28 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 246 1.28 bouyer sc->sc_adapter.adapt_minphys = minphys; 247 1.28 bouyer ncr53c9x_attach(sc); 248 1.19 mhitch } 249 1.1 chopps 250 1.19 mhitch /* 251 1.19 mhitch * Glue functions. 252 1.19 mhitch */ 253 1.17 mhitch 254 1.44 tsutsui uint8_t 255 1.29 aymeric bzsc_read_reg(struct ncr53c9x_softc *sc, int reg) 256 1.19 mhitch { 257 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 258 1.17 mhitch 259 1.19 mhitch return bsc->sc_reg[reg * 2]; 260 1.19 mhitch } 261 1.1 chopps 262 1.19 mhitch void 263 1.44 tsutsui bzsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val) 264 1.19 mhitch { 265 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 266 1.44 tsutsui uint8_t v = val; 267 1.1 chopps 268 1.19 mhitch bsc->sc_reg[reg * 2] = v; 269 1.19 mhitch #ifdef DEBUG 270 1.26 thorpej if (bzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ && 271 1.19 mhitch reg == NCR_CMD/* && bsc->sc_active*/) { 272 1.19 mhitch bzsc_trace[(bzsc_trace_ptr - 1) & 127].yy = v; 273 1.19 mhitch /* printf(" cmd %x", v);*/ 274 1.19 mhitch } 275 1.19 mhitch #endif 276 1.17 mhitch } 277 1.17 mhitch 278 1.18 mhitch int 279 1.29 aymeric bzsc_dma_isintr(struct ncr53c9x_softc *sc) 280 1.18 mhitch { 281 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 282 1.18 mhitch 283 1.19 mhitch if ((bsc->sc_reg[NCR_STAT * 2] & NCRSTAT_INT) == 0) 284 1.19 mhitch return 0; 285 1.18 mhitch 286 1.19 mhitch #ifdef DEBUG 287 1.26 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzsc_trace_enable) { 288 1.19 mhitch bzsc_trace[bzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 2]; 289 1.19 mhitch bzsc_trace[bzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 2]; 290 1.19 mhitch bzsc_trace[bzsc_trace_ptr].yy = bsc->sc_active; 291 1.19 mhitch bzsc_trace_ptr = (bzsc_trace_ptr + 1) & 127; 292 1.18 mhitch } 293 1.19 mhitch #endif 294 1.19 mhitch return 1; 295 1.1 chopps } 296 1.1 chopps 297 1.17 mhitch void 298 1.29 aymeric bzsc_dma_reset(struct ncr53c9x_softc *sc) 299 1.1 chopps { 300 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 301 1.1 chopps 302 1.19 mhitch bsc->sc_active = 0; 303 1.1 chopps } 304 1.1 chopps 305 1.18 mhitch int 306 1.29 aymeric bzsc_dma_intr(struct ncr53c9x_softc *sc) 307 1.1 chopps { 308 1.44 tsutsui struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 309 1.44 tsutsui int cnt; 310 1.1 chopps 311 1.19 mhitch NCR_DMA(("bzsc_dma_intr: cnt %d int %x stat %x fifo %d ", 312 1.19 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat, 313 1.19 mhitch bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF)); 314 1.19 mhitch if (bsc->sc_active == 0) { 315 1.19 mhitch printf("bzsc_intr--inactive DMA\n"); 316 1.19 mhitch return -1; 317 1.19 mhitch } 318 1.1 chopps 319 1.19 mhitch /* update sc_dmaaddr and sc_pdmalen */ 320 1.19 mhitch cnt = bsc->sc_reg[NCR_TCL * 2]; 321 1.19 mhitch cnt += bsc->sc_reg[NCR_TCM * 2] << 8; 322 1.19 mhitch cnt += bsc->sc_reg[NCR_TCH * 2] << 16; 323 1.19 mhitch if (!bsc->sc_datain) { 324 1.19 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF; 325 1.19 mhitch bsc->sc_reg[NCR_CMD * 2] = NCRCMD_FLUSH; 326 1.19 mhitch } 327 1.19 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */ 328 1.19 mhitch NCR_DMA(("DMA xferred %d\n", cnt)); 329 1.19 mhitch if (bsc->sc_xfr_align) { 330 1.44 tsutsui memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt); 331 1.19 mhitch bsc->sc_xfr_align = 0; 332 1.17 mhitch } 333 1.19 mhitch *bsc->sc_dmaaddr += cnt; 334 1.19 mhitch *bsc->sc_pdmalen -= cnt; 335 1.19 mhitch bsc->sc_active = 0; 336 1.19 mhitch return 0; 337 1.1 chopps } 338 1.1 chopps 339 1.7 veego int 340 1.44 tsutsui bzsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 341 1.29 aymeric int datain, size_t *dmasize) 342 1.1 chopps { 343 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 344 1.25 is paddr_t pa; 345 1.44 tsutsui uint8_t *ptr; 346 1.19 mhitch size_t xfer; 347 1.19 mhitch 348 1.44 tsutsui bsc->sc_dmaaddr = addr; 349 1.19 mhitch bsc->sc_pdmalen = len; 350 1.19 mhitch bsc->sc_datain = datain; 351 1.19 mhitch bsc->sc_dmasize = *dmasize; 352 1.19 mhitch /* 353 1.19 mhitch * DMA can be nasty for high-speed serial input, so limit the 354 1.19 mhitch * size of this DMA operation if the serial port is running at 355 1.19 mhitch * a high speed (higher than 19200 for now - should be adjusted 356 1.34 wiz * based on CPU type and speed?). 357 1.19 mhitch * XXX - add serial speed check XXX 358 1.19 mhitch */ 359 1.19 mhitch if (ser_open_speed > 19200 && bzsc_max_dma != 0 && 360 1.19 mhitch bsc->sc_dmasize > bzsc_max_dma) 361 1.19 mhitch bsc->sc_dmasize = bzsc_max_dma; 362 1.19 mhitch ptr = *addr; /* Kernel virtual address */ 363 1.19 mhitch pa = kvtop(ptr); /* Physical address of DMA */ 364 1.49 riastrad xfer = uimin(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1))); 365 1.19 mhitch bsc->sc_xfr_align = 0; 366 1.19 mhitch /* 367 1.19 mhitch * If output and unaligned, stuff odd byte into FIFO 368 1.19 mhitch */ 369 1.19 mhitch if (datain == 0 && (int)ptr & 1) { 370 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align byte written to fifo\n")); 371 1.19 mhitch pa++; 372 1.19 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */ 373 1.19 mhitch bsc->sc_reg[NCR_FIFO * 2] = *ptr++; 374 1.19 mhitch } 375 1.19 mhitch /* 376 1.19 mhitch * If unaligned address, read unaligned bytes into alignment buffer 377 1.19 mhitch */ 378 1.19 mhitch else if ((int)ptr & 1) { 379 1.39 christos pa = kvtop((void *)&bsc->sc_alignbuf); 380 1.49 riastrad xfer = bsc->sc_dmasize = uimin(xfer, sizeof(bsc->sc_alignbuf)); 381 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align read by %d bytes\n", xfer)); 382 1.19 mhitch bsc->sc_xfr_align = 1; 383 1.19 mhitch } 384 1.19 mhitch ++bzsc_cnt_dma; /* number of DMA operations */ 385 1.18 mhitch 386 1.19 mhitch while (xfer < bsc->sc_dmasize) { 387 1.44 tsutsui if ((pa + xfer) != kvtop(*addr + xfer)) 388 1.19 mhitch break; 389 1.33 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE) 390 1.19 mhitch xfer = bsc->sc_dmasize; 391 1.19 mhitch else 392 1.33 thorpej xfer += PAGE_SIZE; 393 1.19 mhitch ++bzsc_cnt_dma3; 394 1.19 mhitch } 395 1.19 mhitch if (xfer != *len) 396 1.19 mhitch ++bzsc_cnt_dma2; 397 1.1 chopps 398 1.19 mhitch bsc->sc_dmasize = xfer; 399 1.19 mhitch *dmasize = bsc->sc_dmasize; 400 1.19 mhitch bsc->sc_pa = pa; 401 1.8 is #if defined(M68040) || defined(M68060) 402 1.19 mhitch if (mmutype == MMU_68040) { 403 1.19 mhitch if (bsc->sc_xfr_align) { 404 1.19 mhitch dma_cachectl(bsc->sc_alignbuf, 405 1.19 mhitch sizeof(bsc->sc_alignbuf)); 406 1.19 mhitch } 407 1.19 mhitch else 408 1.19 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize); 409 1.19 mhitch } 410 1.1 chopps #endif 411 1.1 chopps 412 1.19 mhitch pa >>= 1; 413 1.19 mhitch if (!bsc->sc_datain) 414 1.19 mhitch pa |= 0x80000000; 415 1.44 tsutsui bsc->sc_dmabase[0x10] = (uint8_t)(pa >> 24); 416 1.44 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 16); 417 1.44 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 8); 418 1.44 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa); 419 1.19 mhitch bsc->sc_active = 1; 420 1.19 mhitch return 0; 421 1.19 mhitch } 422 1.1 chopps 423 1.19 mhitch void 424 1.29 aymeric bzsc_dma_go(struct ncr53c9x_softc *sc) 425 1.19 mhitch { 426 1.19 mhitch } 427 1.1 chopps 428 1.19 mhitch void 429 1.29 aymeric bzsc_dma_stop(struct ncr53c9x_softc *sc) 430 1.19 mhitch { 431 1.19 mhitch } 432 1.1 chopps 433 1.19 mhitch int 434 1.29 aymeric bzsc_dma_isactive(struct ncr53c9x_softc *sc) 435 1.19 mhitch { 436 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc; 437 1.1 chopps 438 1.19 mhitch return bsc->sc_active; 439 1.1 chopps } 440 1.1 chopps 441 1.19 mhitch #ifdef DEBUG 442 1.19 mhitch void 443 1.29 aymeric bzsc_dump(void) 444 1.1 chopps { 445 1.19 mhitch int i; 446 1.19 mhitch 447 1.19 mhitch i = bzsc_trace_ptr; 448 1.19 mhitch printf("bzsc_trace dump: ptr %x\n", bzsc_trace_ptr); 449 1.19 mhitch do { 450 1.19 mhitch if (bzsc_trace[i].hardbits == 0) { 451 1.19 mhitch i = (i + 1) & 127; 452 1.19 mhitch continue; 453 1.19 mhitch } 454 1.19 mhitch printf("%02x%02x%02x%02x(", bzsc_trace[i].hardbits, 455 1.19 mhitch bzsc_trace[i].status, bzsc_trace[i].xx, bzsc_trace[i].yy); 456 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_INT) 457 1.19 mhitch printf("NCRINT/"); 458 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_TC) 459 1.19 mhitch printf("NCRTC/"); 460 1.19 mhitch switch(bzsc_trace[i].status & NCRSTAT_PHASE) { 461 1.19 mhitch case 0: 462 1.19 mhitch printf("dataout"); break; 463 1.19 mhitch case 1: 464 1.19 mhitch printf("datain"); break; 465 1.19 mhitch case 2: 466 1.19 mhitch printf("cmdout"); break; 467 1.19 mhitch case 3: 468 1.19 mhitch printf("status"); break; 469 1.19 mhitch case 6: 470 1.19 mhitch printf("msgout"); break; 471 1.19 mhitch case 7: 472 1.19 mhitch printf("msgin"); break; 473 1.19 mhitch default: 474 1.19 mhitch printf("phase%d?", bzsc_trace[i].status & NCRSTAT_PHASE); 475 1.19 mhitch } 476 1.19 mhitch printf(") "); 477 1.19 mhitch i = (i + 1) & 127; 478 1.19 mhitch } while (i != bzsc_trace_ptr); 479 1.19 mhitch printf("\n"); 480 1.1 chopps } 481 1.19 mhitch #endif 482