bzsc.c revision 1.17 1 1.17 mhitch /* $NetBSD: bzsc.c,v 1.17 1997/10/04 04:01:17 mhitch Exp $ */
2 1.7 veego
3 1.1 chopps /*
4 1.17 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1995 Daniel Widenfalk
6 1.1 chopps * Copyright (c) 1994 Christian E. Hopps
7 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
8 1.1 chopps * All rights reserved.
9 1.1 chopps *
10 1.1 chopps * Redistribution and use in source and binary forms, with or without
11 1.1 chopps * modification, are permitted provided that the following conditions
12 1.1 chopps * are met:
13 1.1 chopps * 1. Redistributions of source code must retain the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer.
15 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chopps * notice, this list of conditions and the following disclaimer in the
17 1.1 chopps * documentation and/or other materials provided with the distribution.
18 1.1 chopps * 3. All advertising materials mentioning features or use of this software
19 1.1 chopps * must display the following acknowledgement:
20 1.17 mhitch * This product includes software developed by Daniel Widenfalk
21 1.17 mhitch * and Michael L. Hitch.
22 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
23 1.1 chopps * may be used to endorse or promote products derived from this software
24 1.1 chopps * without specific prior written permission.
25 1.1 chopps *
26 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 chopps * SUCH DAMAGE.
37 1.1 chopps */
38 1.1 chopps
39 1.17 mhitch /*
40 1.17 mhitch * Initial amiga Blizzard 1230-II driver by Daniel Widenfalk. Conversion to
41 1.17 mhitch * 53c9x MI driver and Blizzard IV by Michael L. Hitch (mhitch (at) montana.edu).
42 1.17 mhitch */
43 1.17 mhitch
44 1.17 mhitch #include <sys/types.h>
45 1.1 chopps #include <sys/param.h>
46 1.1 chopps #include <sys/systm.h>
47 1.1 chopps #include <sys/kernel.h>
48 1.17 mhitch #include <sys/errno.h>
49 1.17 mhitch #include <sys/ioctl.h>
50 1.1 chopps #include <sys/device.h>
51 1.17 mhitch #include <sys/buf.h>
52 1.17 mhitch #include <sys/proc.h>
53 1.17 mhitch #include <sys/user.h>
54 1.17 mhitch #include <sys/queue.h>
55 1.17 mhitch
56 1.16 bouyer #include <dev/scsipi/scsi_all.h>
57 1.16 bouyer #include <dev/scsipi/scsipi_all.h>
58 1.16 bouyer #include <dev/scsipi/scsiconf.h>
59 1.17 mhitch #include <dev/scsipi/scsi_message.h>
60 1.17 mhitch
61 1.17 mhitch #include <machine/cpu.h>
62 1.17 mhitch #include <machine/param.h>
63 1.17 mhitch
64 1.17 mhitch #include <dev/ic/ncr53c9xreg.h>
65 1.17 mhitch #include <dev/ic/ncr53c9xvar.h>
66 1.17 mhitch
67 1.1 chopps #include <amiga/amiga/isr.h>
68 1.17 mhitch #include <amiga/dev/bzscvar.h>
69 1.1 chopps #include <amiga/dev/zbusvar.h>
70 1.1 chopps
71 1.17 mhitch void bzscattach __P((struct device *, struct device *, void *));
72 1.17 mhitch int bzscmatch __P((struct device *, struct cfdata *, void *));
73 1.17 mhitch
74 1.17 mhitch /* Linkup to the rest of the kernel */
75 1.17 mhitch struct cfattach bzsc_ca = {
76 1.17 mhitch sizeof(struct bzsc_softc), bzscmatch, bzscattach
77 1.17 mhitch };
78 1.1 chopps
79 1.17 mhitch struct cfdriver bzsc_cd = {
80 1.17 mhitch NULL, "bzsc", DV_DULL
81 1.1 chopps };
82 1.1 chopps
83 1.17 mhitch struct scsipi_adapter bzsc_switch = {
84 1.17 mhitch ncr53c9x_scsi_cmd,
85 1.17 mhitch minphys, /* no max at this level; handled by DMA code */
86 1.17 mhitch NULL,
87 1.17 mhitch NULL,
88 1.1 chopps };
89 1.1 chopps
90 1.17 mhitch struct scsipi_device bzsc_dev = {
91 1.17 mhitch NULL, /* Use default error handler */
92 1.17 mhitch NULL, /* have a queue, served by this */
93 1.17 mhitch NULL, /* have no async handler */
94 1.17 mhitch NULL, /* Use default 'done' routine */
95 1.6 thorpej };
96 1.1 chopps
97 1.17 mhitch /*
98 1.17 mhitch * Functions and the switch for the MI code.
99 1.17 mhitch */
100 1.17 mhitch u_char bzsc_read_reg __P((struct ncr53c9x_softc *, int));
101 1.17 mhitch void bzsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
102 1.17 mhitch int bzsc_dma_isintr __P((struct ncr53c9x_softc *));
103 1.17 mhitch void bzsc_dma_reset __P((struct ncr53c9x_softc *));
104 1.17 mhitch int bzsc_dma_intr __P((struct ncr53c9x_softc *));
105 1.17 mhitch int bzsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
106 1.17 mhitch size_t *, int, size_t *));
107 1.17 mhitch void bzsc_dma_go __P((struct ncr53c9x_softc *));
108 1.17 mhitch void bzsc_dma_stop __P((struct ncr53c9x_softc *));
109 1.17 mhitch int bzsc_dma_isactive __P((struct ncr53c9x_softc *));
110 1.17 mhitch
111 1.17 mhitch struct ncr53c9x_glue bzsc_glue = {
112 1.17 mhitch bzsc_read_reg,
113 1.17 mhitch bzsc_write_reg,
114 1.17 mhitch bzsc_dma_isintr,
115 1.17 mhitch bzsc_dma_reset,
116 1.17 mhitch bzsc_dma_intr,
117 1.17 mhitch bzsc_dma_setup,
118 1.17 mhitch bzsc_dma_go,
119 1.17 mhitch bzsc_dma_stop,
120 1.17 mhitch bzsc_dma_isactive,
121 1.17 mhitch 0,
122 1.6 thorpej };
123 1.1 chopps
124 1.17 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
125 1.17 mhitch u_long bzsc_max_dma = 1024;
126 1.17 mhitch extern int ser_open_speed;
127 1.17 mhitch
128 1.17 mhitch u_long bzsc_cnt_pio = 0; /* number of PIO transfers */
129 1.17 mhitch u_long bzsc_cnt_dma = 0; /* number of DMA transfers */
130 1.17 mhitch u_long bzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
131 1.17 mhitch u_long bzsc_cnt_dma3 = 0; /* number of pages combined */
132 1.17 mhitch
133 1.17 mhitch #ifdef DEBUG
134 1.17 mhitch struct {
135 1.17 mhitch u_char hardbits;
136 1.17 mhitch u_char status;
137 1.17 mhitch u_char xx;
138 1.17 mhitch u_char yy;
139 1.17 mhitch } bzsc_trace[128];
140 1.17 mhitch int bzsc_trace_ptr = 0;
141 1.17 mhitch int bzsc_trace_enable = 1;
142 1.17 mhitch void bzsc_dump __P((void));
143 1.17 mhitch #endif
144 1.1 chopps
145 1.1 chopps /*
146 1.17 mhitch * if we are a Phase5 Blizzard 12x0 II or IV
147 1.1 chopps */
148 1.7 veego int
149 1.17 mhitch bzscmatch(parent, cf, aux)
150 1.17 mhitch struct device *parent;
151 1.17 mhitch struct cfdata *cf;
152 1.17 mhitch void *aux;
153 1.1 chopps {
154 1.7 veego struct zbus_args *zap;
155 1.17 mhitch volatile u_char *regs;
156 1.1 chopps
157 1.17 mhitch zap = aux;
158 1.17 mhitch if (zap->manid != 0x2140)
159 1.17 mhitch return(0); /* It's not Phase 5 */
160 1.17 mhitch if (zap->prodid != 11 && zap->prodid != 17)
161 1.17 mhitch return(0); /* Not Blizzard 12x0 */
162 1.7 veego if (!is_a1200())
163 1.17 mhitch return(0); /* And not A1200 */
164 1.17 mhitch regs = &((volatile u_char *)zap->va)[0x8000];
165 1.17 mhitch if (zap->prodid == 11) {
166 1.17 mhitch /*
167 1.17 mhitch * 12x0 II is product ID 11, but some IV may have the
168 1.17 mhitch * same product ID. Check for IV first, then II.
169 1.17 mhitch */
170 1.17 mhitch if (!badaddr((caddr_t)regs)) {
171 1.17 mhitch regs[NCR_CFG1 * 4] = 0;
172 1.17 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
173 1.17 mhitch delay(5);
174 1.17 mhitch if (regs[NCR_CFG1 * 4] == (NCRCFG1_PARENB | 7))
175 1.17 mhitch return(1); /* 12x0 IV */
176 1.17 mhitch }
177 1.17 mhitch regs = &((volatile u_char *)zap->va)[0x10000];
178 1.17 mhitch }
179 1.17 mhitch if (badaddr((caddr_t)regs))
180 1.7 veego return(0);
181 1.17 mhitch regs[NCR_CFG1 * 4] = 0;
182 1.17 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
183 1.17 mhitch delay(5);
184 1.17 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
185 1.9 is return(0);
186 1.9 is return(1);
187 1.1 chopps }
188 1.1 chopps
189 1.17 mhitch /*
190 1.17 mhitch * Attach this instance, and then all the sub-devices
191 1.17 mhitch */
192 1.7 veego void
193 1.17 mhitch bzscattach(parent, self, aux)
194 1.17 mhitch struct device *parent, *self;
195 1.17 mhitch void *aux;
196 1.1 chopps {
197 1.17 mhitch struct bzsc_softc *bsc = (void *)self;
198 1.17 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
199 1.1 chopps struct zbus_args *zap;
200 1.17 mhitch extern u_long scsi_nosync;
201 1.17 mhitch extern int shift_nosync;
202 1.17 mhitch extern int ncr53c9x_debug;
203 1.17 mhitch volatile u_char *regs;
204 1.17 mhitch
205 1.17 mhitch /*
206 1.17 mhitch * Set up the glue for MI code early; we use some of it here.
207 1.17 mhitch */
208 1.17 mhitch sc->sc_glue = &bzsc_glue;
209 1.17 mhitch
210 1.17 mhitch /*
211 1.17 mhitch * Save the regs
212 1.17 mhitch */
213 1.17 mhitch zap = aux;
214 1.17 mhitch regs = &((volatile u_char *)zap->va)[0x8000];
215 1.17 mhitch bsc->sc_dmabase = ®s[0x8000];
216 1.17 mhitch if (zap->prodid == 11) {
217 1.17 mhitch if (!badaddr((caddr_t)regs)) {
218 1.17 mhitch regs[NCR_CFG1 * 4] = 0;
219 1.17 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
220 1.17 mhitch delay(5);
221 1.17 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7)) {
222 1.17 mhitch regs = &((volatile u_char *)zap->va)[0x10000];
223 1.17 mhitch bsc->sc_dmabase = ®s[0x21];
224 1.17 mhitch }
225 1.17 mhitch } else {
226 1.17 mhitch regs = &((volatile u_char *)zap->va)[0x10000];
227 1.17 mhitch bsc->sc_dmabase = ®s[0x21];
228 1.17 mhitch }
229 1.17 mhitch }
230 1.17 mhitch bsc->sc_reg = regs;
231 1.1 chopps
232 1.17 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
233 1.1 chopps
234 1.17 mhitch printf(": address %p", bsc->sc_reg);
235 1.17 mhitch
236 1.17 mhitch sc->sc_id = 7;
237 1.17 mhitch
238 1.17 mhitch /*
239 1.17 mhitch * It is necessary to try to load the 2nd config register here,
240 1.17 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
241 1.17 mhitch * will not set up the defaults correctly.
242 1.17 mhitch */
243 1.17 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
244 1.17 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
245 1.17 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
246 1.17 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
247 1.17 mhitch
248 1.17 mhitch /*
249 1.17 mhitch * This is the value used to start sync negotiations
250 1.17 mhitch * Note that the NCR register "SYNCTP" is programmed
251 1.17 mhitch * in "clocks per byte", and has a minimum value of 4.
252 1.17 mhitch * The SCSI period used in negotiation is one-fourth
253 1.17 mhitch * of the time (in nanoseconds) needed to transfer one byte.
254 1.17 mhitch * Since the chip's clock is given in MHz, we have the following
255 1.17 mhitch * formula: 4 * period = (1000 / freq) * 4
256 1.17 mhitch */
257 1.17 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
258 1.17 mhitch
259 1.17 mhitch /*
260 1.17 mhitch * get flags from -I argument and set cf_flags.
261 1.17 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
262 1.17 mhitch * 8 bits are to disable sync.
263 1.17 mhitch */
264 1.17 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
265 1.17 mhitch & 0xffff;
266 1.17 mhitch shift_nosync += 16;
267 1.17 mhitch
268 1.17 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
269 1.17 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
270 1.17 mhitch shift_nosync += 16;
271 1.17 mhitch
272 1.17 mhitch #if 1
273 1.17 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
274 1.17 mhitch sc->sc_minsync = 0;
275 1.17 mhitch #endif
276 1.1 chopps
277 1.17 mhitch /* Really no limit, but since we want to fit into the TCR... */
278 1.17 mhitch sc->sc_maxxfer = 64 * 1024;
279 1.1 chopps
280 1.17 mhitch /*
281 1.17 mhitch * Configure interrupts.
282 1.17 mhitch */
283 1.17 mhitch bsc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
284 1.17 mhitch bsc->sc_isr.isr_arg = sc;
285 1.17 mhitch bsc->sc_isr.isr_ipl = 2;
286 1.17 mhitch add_isr(&bsc->sc_isr);
287 1.17 mhitch
288 1.17 mhitch /*
289 1.17 mhitch * Now try to attach all the sub-devices
290 1.17 mhitch */
291 1.17 mhitch ncr53c9x_attach(sc, &bzsc_switch, &bzsc_dev);
292 1.17 mhitch }
293 1.17 mhitch
294 1.17 mhitch /*
295 1.17 mhitch * Glue functions.
296 1.17 mhitch */
297 1.1 chopps
298 1.17 mhitch u_char
299 1.17 mhitch bzsc_read_reg(sc, reg)
300 1.17 mhitch struct ncr53c9x_softc *sc;
301 1.17 mhitch int reg;
302 1.17 mhitch {
303 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
304 1.1 chopps
305 1.17 mhitch return bsc->sc_reg[reg * 2];
306 1.1 chopps }
307 1.1 chopps
308 1.17 mhitch void
309 1.17 mhitch bzsc_write_reg(sc, reg, val)
310 1.17 mhitch struct ncr53c9x_softc *sc;
311 1.17 mhitch int reg;
312 1.17 mhitch u_char val;
313 1.1 chopps {
314 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
315 1.17 mhitch u_char v = val;
316 1.1 chopps
317 1.17 mhitch bsc->sc_reg[reg * 2] = v;
318 1.17 mhitch #ifdef DEBUG
319 1.17 mhitch if (bzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL*/ &&
320 1.17 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
321 1.17 mhitch bzsc_trace[(bzsc_trace_ptr - 1) & 127].yy = v;
322 1.17 mhitch /* printf(" cmd %x", v);*/
323 1.17 mhitch }
324 1.17 mhitch #endif
325 1.17 mhitch }
326 1.1 chopps
327 1.17 mhitch int
328 1.17 mhitch bzsc_dma_isintr(sc)
329 1.17 mhitch struct ncr53c9x_softc *sc;
330 1.17 mhitch {
331 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
332 1.1 chopps
333 1.17 mhitch if ((bsc->sc_reg[NCR_STAT * 2] & NCRSTAT_INT) == 0)
334 1.17 mhitch return 0;
335 1.1 chopps
336 1.17 mhitch #ifdef DEBUG
337 1.17 mhitch if (/*sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL &&*/ bzsc_trace_enable) {
338 1.17 mhitch bzsc_trace[bzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 2];
339 1.17 mhitch bzsc_trace[bzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 2];
340 1.17 mhitch bzsc_trace[bzsc_trace_ptr].yy = bsc->sc_active;
341 1.17 mhitch bzsc_trace_ptr = (bzsc_trace_ptr + 1) & 127;
342 1.1 chopps }
343 1.17 mhitch #endif
344 1.17 mhitch return 1;
345 1.1 chopps }
346 1.1 chopps
347 1.7 veego void
348 1.17 mhitch bzsc_dma_reset(sc)
349 1.17 mhitch struct ncr53c9x_softc *sc;
350 1.1 chopps {
351 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
352 1.1 chopps
353 1.17 mhitch bsc->sc_active = 0;
354 1.1 chopps }
355 1.1 chopps
356 1.7 veego int
357 1.17 mhitch bzsc_dma_intr(sc)
358 1.17 mhitch struct ncr53c9x_softc *sc;
359 1.1 chopps {
360 1.17 mhitch register struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
361 1.17 mhitch register int cnt;
362 1.1 chopps
363 1.17 mhitch NCR_DMA(("bzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
364 1.17 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
365 1.17 mhitch bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF));
366 1.17 mhitch if (bsc->sc_active == 0) {
367 1.17 mhitch printf("bzsc_intr--inactive DMA\n");
368 1.17 mhitch return -1;
369 1.17 mhitch }
370 1.1 chopps
371 1.17 mhitch /* update sc_dmaaddr and sc_pdmalen */
372 1.17 mhitch cnt = bsc->sc_reg[NCR_TCL * 2];
373 1.17 mhitch cnt += bsc->sc_reg[NCR_TCM * 2] << 8;
374 1.17 mhitch cnt += bsc->sc_reg[NCR_TCH * 2] << 16;
375 1.17 mhitch if (!bsc->sc_datain) {
376 1.17 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF;
377 1.17 mhitch bsc->sc_reg[NCR_CMD * 2] = NCRCMD_FLUSH;
378 1.17 mhitch }
379 1.17 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
380 1.17 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
381 1.17 mhitch if (bsc->sc_xfr_align) {
382 1.17 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
383 1.17 mhitch bsc->sc_xfr_align = 0;
384 1.1 chopps }
385 1.17 mhitch *bsc->sc_dmaaddr += cnt;
386 1.17 mhitch *bsc->sc_pdmalen -= cnt;
387 1.17 mhitch bsc->sc_active = 0;
388 1.17 mhitch return 0;
389 1.1 chopps }
390 1.1 chopps
391 1.7 veego int
392 1.17 mhitch bzsc_dma_setup(sc, addr, len, datain, dmasize)
393 1.17 mhitch struct ncr53c9x_softc *sc;
394 1.17 mhitch caddr_t *addr;
395 1.17 mhitch size_t *len;
396 1.17 mhitch int datain;
397 1.17 mhitch size_t *dmasize;
398 1.1 chopps {
399 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
400 1.17 mhitch vm_offset_t pa;
401 1.17 mhitch u_char *ptr;
402 1.17 mhitch size_t xfer;
403 1.17 mhitch
404 1.17 mhitch bsc->sc_dmaaddr = addr;
405 1.17 mhitch bsc->sc_pdmalen = len;
406 1.17 mhitch bsc->sc_datain = datain;
407 1.17 mhitch bsc->sc_dmasize = *dmasize;
408 1.17 mhitch /*
409 1.17 mhitch * DMA can be nasty for high-speed serial input, so limit the
410 1.17 mhitch * size of this DMA operation if the serial port is running at
411 1.17 mhitch * a high speed (higher than 19200 for now - should be adjusted
412 1.17 mhitch * based on cpu type and speed?).
413 1.17 mhitch * XXX - add serial speed check XXX
414 1.17 mhitch */
415 1.17 mhitch if (ser_open_speed > 19200 && bzsc_max_dma != 0 &&
416 1.17 mhitch bsc->sc_dmasize > bzsc_max_dma)
417 1.17 mhitch bsc->sc_dmasize = bzsc_max_dma;
418 1.17 mhitch ptr = *addr; /* Kernel virtual address */
419 1.17 mhitch pa = kvtop(ptr); /* Physical address of DMA */
420 1.17 mhitch xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
421 1.17 mhitch bsc->sc_xfr_align = 0;
422 1.17 mhitch /*
423 1.17 mhitch * If output and unaligned, stuff odd byte into FIFO
424 1.17 mhitch */
425 1.17 mhitch if (datain == 0 && (int)ptr & 1) {
426 1.17 mhitch NCR_DMA(("bzsc_dma_setup: align byte written to fifo\n"));
427 1.17 mhitch pa++;
428 1.17 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
429 1.17 mhitch bsc->sc_reg[NCR_FIFO * 2] = *ptr++;
430 1.17 mhitch }
431 1.17 mhitch /*
432 1.17 mhitch * If unaligned address, read unaligned bytes into alignment buffer
433 1.17 mhitch */
434 1.17 mhitch else if ((int)ptr & 1) {
435 1.17 mhitch pa = kvtop((caddr_t)&bsc->sc_alignbuf);
436 1.17 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
437 1.17 mhitch NCR_DMA(("bzsc_dma_setup: align read by %d bytes\n", xfer));
438 1.17 mhitch bsc->sc_xfr_align = 1;
439 1.17 mhitch }
440 1.17 mhitch ++bzsc_cnt_dma; /* number of DMA operations */
441 1.1 chopps
442 1.17 mhitch while (xfer < bsc->sc_dmasize) {
443 1.17 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
444 1.17 mhitch break;
445 1.17 mhitch if ((bsc->sc_dmasize - xfer) < NBPG)
446 1.17 mhitch xfer = bsc->sc_dmasize;
447 1.17 mhitch else
448 1.17 mhitch xfer += NBPG;
449 1.17 mhitch ++bzsc_cnt_dma3;
450 1.17 mhitch }
451 1.17 mhitch if (xfer != *len)
452 1.17 mhitch ++bzsc_cnt_dma2;
453 1.1 chopps
454 1.17 mhitch bsc->sc_dmasize = xfer;
455 1.17 mhitch *dmasize = bsc->sc_dmasize;
456 1.17 mhitch bsc->sc_pa = pa;
457 1.8 is #if defined(M68040) || defined(M68060)
458 1.17 mhitch if (mmutype == MMU_68040) {
459 1.17 mhitch if (bsc->sc_xfr_align) {
460 1.17 mhitch dma_cachectl(bsc->sc_alignbuf,
461 1.17 mhitch sizeof(bsc->sc_alignbuf));
462 1.17 mhitch }
463 1.17 mhitch else
464 1.17 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
465 1.17 mhitch }
466 1.1 chopps #endif
467 1.1 chopps
468 1.17 mhitch pa = pa >> 1;
469 1.17 mhitch if (!bsc->sc_datain)
470 1.17 mhitch pa |= 0x80000000;
471 1.17 mhitch if ((u_long)bsc->sc_dmabase & 1)
472 1.17 mhitch bsc->sc_dmabase[0x10] = (u_int8_t)(pa >> 24);
473 1.17 mhitch else {
474 1.17 mhitch bsc->sc_dmabase[0x8000] = (u_int8_t)(pa >> 24);
475 1.17 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
476 1.17 mhitch }
477 1.17 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 16);
478 1.17 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 8);
479 1.17 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa);
480 1.17 mhitch bsc->sc_active = 1;
481 1.17 mhitch return 0;
482 1.17 mhitch }
483 1.1 chopps
484 1.17 mhitch void
485 1.17 mhitch bzsc_dma_go(sc)
486 1.17 mhitch struct ncr53c9x_softc *sc;
487 1.17 mhitch {
488 1.17 mhitch }
489 1.1 chopps
490 1.17 mhitch void
491 1.17 mhitch bzsc_dma_stop(sc)
492 1.17 mhitch struct ncr53c9x_softc *sc;
493 1.17 mhitch {
494 1.17 mhitch }
495 1.1 chopps
496 1.17 mhitch int
497 1.17 mhitch bzsc_dma_isactive(sc)
498 1.17 mhitch struct ncr53c9x_softc *sc;
499 1.17 mhitch {
500 1.17 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
501 1.1 chopps
502 1.17 mhitch return bsc->sc_active;
503 1.1 chopps }
504 1.1 chopps
505 1.17 mhitch #ifdef DEBUG
506 1.17 mhitch void
507 1.17 mhitch bzsc_dump()
508 1.1 chopps {
509 1.17 mhitch int i;
510 1.17 mhitch
511 1.17 mhitch i = bzsc_trace_ptr;
512 1.17 mhitch printf("bzsc_trace dump: ptr %x\n", bzsc_trace_ptr);
513 1.17 mhitch do {
514 1.17 mhitch if (bzsc_trace[i].hardbits == 0) {
515 1.17 mhitch i = (i + 1) & 127;
516 1.17 mhitch continue;
517 1.17 mhitch }
518 1.17 mhitch printf("%02x%02x%02x%02x(", bzsc_trace[i].hardbits,
519 1.17 mhitch bzsc_trace[i].status, bzsc_trace[i].xx, bzsc_trace[i].yy);
520 1.17 mhitch if (bzsc_trace[i].status & NCRSTAT_INT)
521 1.17 mhitch printf("NCRINT/");
522 1.17 mhitch if (bzsc_trace[i].status & NCRSTAT_TC)
523 1.17 mhitch printf("NCRTC/");
524 1.17 mhitch switch(bzsc_trace[i].status & NCRSTAT_PHASE) {
525 1.17 mhitch case 0:
526 1.17 mhitch printf("dataout"); break;
527 1.17 mhitch case 1:
528 1.17 mhitch printf("datain"); break;
529 1.17 mhitch case 2:
530 1.17 mhitch printf("cmdout"); break;
531 1.17 mhitch case 3:
532 1.17 mhitch printf("status"); break;
533 1.17 mhitch case 6:
534 1.17 mhitch printf("msgout"); break;
535 1.17 mhitch case 7:
536 1.17 mhitch printf("msgin"); break;
537 1.17 mhitch default:
538 1.17 mhitch printf("phase%d?", bzsc_trace[i].status & NCRSTAT_PHASE);
539 1.17 mhitch }
540 1.17 mhitch printf(") ");
541 1.17 mhitch i = (i + 1) & 127;
542 1.17 mhitch } while (i != bzsc_trace_ptr);
543 1.17 mhitch printf("\n");
544 1.1 chopps }
545 1.17 mhitch #endif
546