bzsc.c revision 1.28 1 1.28 bouyer /* $NetBSD: bzsc.c,v 1.28 2001/04/25 17:53:06 bouyer Exp $ */
2 1.7 veego
3 1.1 chopps /*
4 1.19 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1995 Daniel Widenfalk
6 1.1 chopps * Copyright (c) 1994 Christian E. Hopps
7 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
8 1.1 chopps * All rights reserved.
9 1.1 chopps *
10 1.1 chopps * Redistribution and use in source and binary forms, with or without
11 1.1 chopps * modification, are permitted provided that the following conditions
12 1.1 chopps * are met:
13 1.1 chopps * 1. Redistributions of source code must retain the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer.
15 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chopps * notice, this list of conditions and the following disclaimer in the
17 1.1 chopps * documentation and/or other materials provided with the distribution.
18 1.1 chopps * 3. All advertising materials mentioning features or use of this software
19 1.1 chopps * must display the following acknowledgement:
20 1.19 mhitch * This product includes software developed by Daniel Widenfalk
21 1.19 mhitch * and Michael L. Hitch.
22 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
23 1.1 chopps * may be used to endorse or promote products derived from this software
24 1.1 chopps * without specific prior written permission.
25 1.1 chopps *
26 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 chopps * SUCH DAMAGE.
37 1.1 chopps */
38 1.1 chopps
39 1.19 mhitch /*
40 1.19 mhitch * Initial amiga Blizzard 1230-II driver by Daniel Widenfalk. Conversion to
41 1.19 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
42 1.19 mhitch */
43 1.19 mhitch
44 1.19 mhitch #include <sys/types.h>
45 1.1 chopps #include <sys/param.h>
46 1.1 chopps #include <sys/systm.h>
47 1.1 chopps #include <sys/kernel.h>
48 1.19 mhitch #include <sys/errno.h>
49 1.19 mhitch #include <sys/ioctl.h>
50 1.1 chopps #include <sys/device.h>
51 1.19 mhitch #include <sys/buf.h>
52 1.19 mhitch #include <sys/proc.h>
53 1.19 mhitch #include <sys/user.h>
54 1.19 mhitch #include <sys/queue.h>
55 1.19 mhitch
56 1.19 mhitch #include <dev/scsipi/scsi_all.h>
57 1.19 mhitch #include <dev/scsipi/scsipi_all.h>
58 1.19 mhitch #include <dev/scsipi/scsiconf.h>
59 1.19 mhitch #include <dev/scsipi/scsi_message.h>
60 1.19 mhitch
61 1.19 mhitch #include <machine/cpu.h>
62 1.19 mhitch #include <machine/param.h>
63 1.19 mhitch
64 1.19 mhitch #include <dev/ic/ncr53c9xreg.h>
65 1.19 mhitch #include <dev/ic/ncr53c9xvar.h>
66 1.19 mhitch
67 1.1 chopps #include <amiga/amiga/isr.h>
68 1.19 mhitch #include <amiga/dev/bzscvar.h>
69 1.18 mhitch #include <amiga/dev/zbusvar.h>
70 1.1 chopps
71 1.19 mhitch void bzscattach __P((struct device *, struct device *, void *));
72 1.19 mhitch int bzscmatch __P((struct device *, struct cfdata *, void *));
73 1.19 mhitch
74 1.19 mhitch /* Linkup to the rest of the kernel */
75 1.19 mhitch struct cfattach bzsc_ca = {
76 1.19 mhitch sizeof(struct bzsc_softc), bzscmatch, bzscattach
77 1.17 mhitch };
78 1.1 chopps
79 1.19 mhitch /*
80 1.19 mhitch * Functions and the switch for the MI code.
81 1.19 mhitch */
82 1.19 mhitch u_char bzsc_read_reg __P((struct ncr53c9x_softc *, int));
83 1.19 mhitch void bzsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
84 1.19 mhitch int bzsc_dma_isintr __P((struct ncr53c9x_softc *));
85 1.19 mhitch void bzsc_dma_reset __P((struct ncr53c9x_softc *));
86 1.19 mhitch int bzsc_dma_intr __P((struct ncr53c9x_softc *));
87 1.19 mhitch int bzsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
88 1.19 mhitch size_t *, int, size_t *));
89 1.19 mhitch void bzsc_dma_go __P((struct ncr53c9x_softc *));
90 1.19 mhitch void bzsc_dma_stop __P((struct ncr53c9x_softc *));
91 1.19 mhitch int bzsc_dma_isactive __P((struct ncr53c9x_softc *));
92 1.19 mhitch
93 1.19 mhitch struct ncr53c9x_glue bzsc_glue = {
94 1.19 mhitch bzsc_read_reg,
95 1.19 mhitch bzsc_write_reg,
96 1.19 mhitch bzsc_dma_isintr,
97 1.19 mhitch bzsc_dma_reset,
98 1.19 mhitch bzsc_dma_intr,
99 1.19 mhitch bzsc_dma_setup,
100 1.19 mhitch bzsc_dma_go,
101 1.19 mhitch bzsc_dma_stop,
102 1.19 mhitch bzsc_dma_isactive,
103 1.19 mhitch 0,
104 1.6 thorpej };
105 1.1 chopps
106 1.19 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
107 1.19 mhitch u_long bzsc_max_dma = 1024;
108 1.19 mhitch extern int ser_open_speed;
109 1.19 mhitch
110 1.19 mhitch u_long bzsc_cnt_pio = 0; /* number of PIO transfers */
111 1.19 mhitch u_long bzsc_cnt_dma = 0; /* number of DMA transfers */
112 1.19 mhitch u_long bzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
113 1.19 mhitch u_long bzsc_cnt_dma3 = 0; /* number of pages combined */
114 1.19 mhitch
115 1.19 mhitch #ifdef DEBUG
116 1.19 mhitch struct {
117 1.19 mhitch u_char hardbits;
118 1.19 mhitch u_char status;
119 1.19 mhitch u_char xx;
120 1.19 mhitch u_char yy;
121 1.19 mhitch } bzsc_trace[128];
122 1.19 mhitch int bzsc_trace_ptr = 0;
123 1.19 mhitch int bzsc_trace_enable = 1;
124 1.19 mhitch void bzsc_dump __P((void));
125 1.19 mhitch #endif
126 1.1 chopps
127 1.1 chopps /*
128 1.19 mhitch * if we are a Phase5 Blizzard 1230 II
129 1.1 chopps */
130 1.7 veego int
131 1.19 mhitch bzscmatch(parent, cf, aux)
132 1.19 mhitch struct device *parent;
133 1.19 mhitch struct cfdata *cf;
134 1.19 mhitch void *aux;
135 1.1 chopps {
136 1.7 veego struct zbus_args *zap;
137 1.19 mhitch volatile u_char *regs;
138 1.1 chopps
139 1.19 mhitch zap = aux;
140 1.19 mhitch if (zap->manid != 0x2140 || zap->prodid != 11)
141 1.19 mhitch return(0); /* It's not Blizzard 1230 */
142 1.7 veego if (!is_a1200())
143 1.19 mhitch return(0); /* And not A1200 */
144 1.19 mhitch regs = &((volatile u_char *)zap->va)[0x10000];
145 1.19 mhitch if (badaddr((caddr_t)regs))
146 1.7 veego return(0);
147 1.19 mhitch regs[NCR_CFG1 * 2] = 0;
148 1.19 mhitch regs[NCR_CFG1 * 2] = NCRCFG1_PARENB | 7;
149 1.19 mhitch delay(5);
150 1.19 mhitch if (regs[NCR_CFG1 * 2] != (NCRCFG1_PARENB | 7))
151 1.9 is return(0);
152 1.9 is return(1);
153 1.1 chopps }
154 1.1 chopps
155 1.19 mhitch /*
156 1.19 mhitch * Attach this instance, and then all the sub-devices
157 1.19 mhitch */
158 1.7 veego void
159 1.19 mhitch bzscattach(parent, self, aux)
160 1.19 mhitch struct device *parent, *self;
161 1.19 mhitch void *aux;
162 1.1 chopps {
163 1.19 mhitch struct bzsc_softc *bsc = (void *)self;
164 1.19 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
165 1.1 chopps struct zbus_args *zap;
166 1.19 mhitch extern u_long scsi_nosync;
167 1.19 mhitch extern int shift_nosync;
168 1.19 mhitch extern int ncr53c9x_debug;
169 1.19 mhitch
170 1.19 mhitch /*
171 1.19 mhitch * Set up the glue for MI code early; we use some of it here.
172 1.19 mhitch */
173 1.19 mhitch sc->sc_glue = &bzsc_glue;
174 1.19 mhitch
175 1.19 mhitch /*
176 1.19 mhitch * Save the regs
177 1.19 mhitch */
178 1.19 mhitch zap = aux;
179 1.19 mhitch bsc->sc_reg = &((volatile u_char *)zap->va)[0x10000];
180 1.19 mhitch bsc->sc_dmabase = &bsc->sc_reg[0x21];
181 1.19 mhitch
182 1.19 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
183 1.19 mhitch
184 1.19 mhitch printf(": address %p", bsc->sc_reg);
185 1.19 mhitch
186 1.19 mhitch sc->sc_id = 7;
187 1.19 mhitch
188 1.19 mhitch /*
189 1.19 mhitch * It is necessary to try to load the 2nd config register here,
190 1.19 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
191 1.19 mhitch * will not set up the defaults correctly.
192 1.19 mhitch */
193 1.19 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
194 1.19 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
195 1.19 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
196 1.19 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
197 1.19 mhitch
198 1.19 mhitch /*
199 1.19 mhitch * This is the value used to start sync negotiations
200 1.19 mhitch * Note that the NCR register "SYNCTP" is programmed
201 1.19 mhitch * in "clocks per byte", and has a minimum value of 4.
202 1.19 mhitch * The SCSI period used in negotiation is one-fourth
203 1.19 mhitch * of the time (in nanoseconds) needed to transfer one byte.
204 1.19 mhitch * Since the chip's clock is given in MHz, we have the following
205 1.19 mhitch * formula: 4 * period = (1000 / freq) * 4
206 1.19 mhitch */
207 1.19 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
208 1.19 mhitch
209 1.19 mhitch /*
210 1.19 mhitch * get flags from -I argument and set cf_flags.
211 1.19 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
212 1.19 mhitch * 8 bits are to disable sync.
213 1.19 mhitch */
214 1.19 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
215 1.19 mhitch & 0xffff;
216 1.19 mhitch shift_nosync += 16;
217 1.19 mhitch
218 1.19 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
219 1.19 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
220 1.19 mhitch shift_nosync += 16;
221 1.19 mhitch
222 1.19 mhitch #if 1
223 1.19 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
224 1.19 mhitch sc->sc_minsync = 0;
225 1.19 mhitch #endif
226 1.1 chopps
227 1.19 mhitch /* Really no limit, but since we want to fit into the TCR... */
228 1.19 mhitch sc->sc_maxxfer = 64 * 1024;
229 1.19 mhitch
230 1.19 mhitch /*
231 1.19 mhitch * Configure interrupts.
232 1.19 mhitch */
233 1.27 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr;
234 1.19 mhitch bsc->sc_isr.isr_arg = sc;
235 1.19 mhitch bsc->sc_isr.isr_ipl = 2;
236 1.19 mhitch add_isr(&bsc->sc_isr);
237 1.19 mhitch
238 1.19 mhitch /*
239 1.19 mhitch * Now try to attach all the sub-devices
240 1.19 mhitch */
241 1.28 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
242 1.28 bouyer sc->sc_adapter.adapt_minphys = minphys;
243 1.28 bouyer ncr53c9x_attach(sc);
244 1.19 mhitch }
245 1.1 chopps
246 1.19 mhitch /*
247 1.19 mhitch * Glue functions.
248 1.19 mhitch */
249 1.17 mhitch
250 1.19 mhitch u_char
251 1.19 mhitch bzsc_read_reg(sc, reg)
252 1.19 mhitch struct ncr53c9x_softc *sc;
253 1.19 mhitch int reg;
254 1.19 mhitch {
255 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
256 1.17 mhitch
257 1.19 mhitch return bsc->sc_reg[reg * 2];
258 1.19 mhitch }
259 1.1 chopps
260 1.19 mhitch void
261 1.19 mhitch bzsc_write_reg(sc, reg, val)
262 1.19 mhitch struct ncr53c9x_softc *sc;
263 1.19 mhitch int reg;
264 1.19 mhitch u_char val;
265 1.19 mhitch {
266 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
267 1.19 mhitch u_char v = val;
268 1.1 chopps
269 1.19 mhitch bsc->sc_reg[reg * 2] = v;
270 1.19 mhitch #ifdef DEBUG
271 1.26 thorpej if (bzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
272 1.19 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
273 1.19 mhitch bzsc_trace[(bzsc_trace_ptr - 1) & 127].yy = v;
274 1.19 mhitch /* printf(" cmd %x", v);*/
275 1.19 mhitch }
276 1.19 mhitch #endif
277 1.17 mhitch }
278 1.17 mhitch
279 1.18 mhitch int
280 1.19 mhitch bzsc_dma_isintr(sc)
281 1.19 mhitch struct ncr53c9x_softc *sc;
282 1.18 mhitch {
283 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
284 1.18 mhitch
285 1.19 mhitch if ((bsc->sc_reg[NCR_STAT * 2] & NCRSTAT_INT) == 0)
286 1.19 mhitch return 0;
287 1.18 mhitch
288 1.19 mhitch #ifdef DEBUG
289 1.26 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzsc_trace_enable) {
290 1.19 mhitch bzsc_trace[bzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 2];
291 1.19 mhitch bzsc_trace[bzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 2];
292 1.19 mhitch bzsc_trace[bzsc_trace_ptr].yy = bsc->sc_active;
293 1.19 mhitch bzsc_trace_ptr = (bzsc_trace_ptr + 1) & 127;
294 1.18 mhitch }
295 1.19 mhitch #endif
296 1.19 mhitch return 1;
297 1.1 chopps }
298 1.1 chopps
299 1.17 mhitch void
300 1.19 mhitch bzsc_dma_reset(sc)
301 1.19 mhitch struct ncr53c9x_softc *sc;
302 1.1 chopps {
303 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
304 1.1 chopps
305 1.19 mhitch bsc->sc_active = 0;
306 1.1 chopps }
307 1.1 chopps
308 1.18 mhitch int
309 1.19 mhitch bzsc_dma_intr(sc)
310 1.19 mhitch struct ncr53c9x_softc *sc;
311 1.1 chopps {
312 1.19 mhitch register struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
313 1.19 mhitch register int cnt;
314 1.1 chopps
315 1.19 mhitch NCR_DMA(("bzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
316 1.19 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
317 1.19 mhitch bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF));
318 1.19 mhitch if (bsc->sc_active == 0) {
319 1.19 mhitch printf("bzsc_intr--inactive DMA\n");
320 1.19 mhitch return -1;
321 1.19 mhitch }
322 1.1 chopps
323 1.19 mhitch /* update sc_dmaaddr and sc_pdmalen */
324 1.19 mhitch cnt = bsc->sc_reg[NCR_TCL * 2];
325 1.19 mhitch cnt += bsc->sc_reg[NCR_TCM * 2] << 8;
326 1.19 mhitch cnt += bsc->sc_reg[NCR_TCH * 2] << 16;
327 1.19 mhitch if (!bsc->sc_datain) {
328 1.19 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF;
329 1.19 mhitch bsc->sc_reg[NCR_CMD * 2] = NCRCMD_FLUSH;
330 1.19 mhitch }
331 1.19 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
332 1.19 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
333 1.19 mhitch if (bsc->sc_xfr_align) {
334 1.19 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
335 1.19 mhitch bsc->sc_xfr_align = 0;
336 1.17 mhitch }
337 1.19 mhitch *bsc->sc_dmaaddr += cnt;
338 1.19 mhitch *bsc->sc_pdmalen -= cnt;
339 1.19 mhitch bsc->sc_active = 0;
340 1.19 mhitch return 0;
341 1.1 chopps }
342 1.1 chopps
343 1.7 veego int
344 1.19 mhitch bzsc_dma_setup(sc, addr, len, datain, dmasize)
345 1.19 mhitch struct ncr53c9x_softc *sc;
346 1.19 mhitch caddr_t *addr;
347 1.19 mhitch size_t *len;
348 1.19 mhitch int datain;
349 1.19 mhitch size_t *dmasize;
350 1.1 chopps {
351 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
352 1.25 is paddr_t pa;
353 1.19 mhitch u_char *ptr;
354 1.19 mhitch size_t xfer;
355 1.19 mhitch
356 1.19 mhitch bsc->sc_dmaaddr = addr;
357 1.19 mhitch bsc->sc_pdmalen = len;
358 1.19 mhitch bsc->sc_datain = datain;
359 1.19 mhitch bsc->sc_dmasize = *dmasize;
360 1.19 mhitch /*
361 1.19 mhitch * DMA can be nasty for high-speed serial input, so limit the
362 1.19 mhitch * size of this DMA operation if the serial port is running at
363 1.19 mhitch * a high speed (higher than 19200 for now - should be adjusted
364 1.19 mhitch * based on cpu type and speed?).
365 1.19 mhitch * XXX - add serial speed check XXX
366 1.19 mhitch */
367 1.19 mhitch if (ser_open_speed > 19200 && bzsc_max_dma != 0 &&
368 1.19 mhitch bsc->sc_dmasize > bzsc_max_dma)
369 1.19 mhitch bsc->sc_dmasize = bzsc_max_dma;
370 1.19 mhitch ptr = *addr; /* Kernel virtual address */
371 1.19 mhitch pa = kvtop(ptr); /* Physical address of DMA */
372 1.19 mhitch xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
373 1.19 mhitch bsc->sc_xfr_align = 0;
374 1.19 mhitch /*
375 1.19 mhitch * If output and unaligned, stuff odd byte into FIFO
376 1.19 mhitch */
377 1.19 mhitch if (datain == 0 && (int)ptr & 1) {
378 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align byte written to fifo\n"));
379 1.19 mhitch pa++;
380 1.19 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
381 1.19 mhitch bsc->sc_reg[NCR_FIFO * 2] = *ptr++;
382 1.19 mhitch }
383 1.19 mhitch /*
384 1.19 mhitch * If unaligned address, read unaligned bytes into alignment buffer
385 1.19 mhitch */
386 1.19 mhitch else if ((int)ptr & 1) {
387 1.19 mhitch pa = kvtop((caddr_t)&bsc->sc_alignbuf);
388 1.19 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
389 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align read by %d bytes\n", xfer));
390 1.19 mhitch bsc->sc_xfr_align = 1;
391 1.19 mhitch }
392 1.19 mhitch ++bzsc_cnt_dma; /* number of DMA operations */
393 1.18 mhitch
394 1.19 mhitch while (xfer < bsc->sc_dmasize) {
395 1.19 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
396 1.19 mhitch break;
397 1.19 mhitch if ((bsc->sc_dmasize - xfer) < NBPG)
398 1.19 mhitch xfer = bsc->sc_dmasize;
399 1.19 mhitch else
400 1.19 mhitch xfer += NBPG;
401 1.19 mhitch ++bzsc_cnt_dma3;
402 1.19 mhitch }
403 1.19 mhitch if (xfer != *len)
404 1.19 mhitch ++bzsc_cnt_dma2;
405 1.1 chopps
406 1.19 mhitch bsc->sc_dmasize = xfer;
407 1.19 mhitch *dmasize = bsc->sc_dmasize;
408 1.19 mhitch bsc->sc_pa = pa;
409 1.8 is #if defined(M68040) || defined(M68060)
410 1.19 mhitch if (mmutype == MMU_68040) {
411 1.19 mhitch if (bsc->sc_xfr_align) {
412 1.19 mhitch dma_cachectl(bsc->sc_alignbuf,
413 1.19 mhitch sizeof(bsc->sc_alignbuf));
414 1.19 mhitch }
415 1.19 mhitch else
416 1.19 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
417 1.19 mhitch }
418 1.1 chopps #endif
419 1.1 chopps
420 1.19 mhitch pa >>= 1;
421 1.19 mhitch if (!bsc->sc_datain)
422 1.19 mhitch pa |= 0x80000000;
423 1.19 mhitch bsc->sc_dmabase[0x10] = (u_int8_t)(pa >> 24);
424 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 16);
425 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 8);
426 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa);
427 1.19 mhitch bsc->sc_active = 1;
428 1.19 mhitch return 0;
429 1.19 mhitch }
430 1.1 chopps
431 1.19 mhitch void
432 1.19 mhitch bzsc_dma_go(sc)
433 1.19 mhitch struct ncr53c9x_softc *sc;
434 1.19 mhitch {
435 1.19 mhitch }
436 1.1 chopps
437 1.19 mhitch void
438 1.19 mhitch bzsc_dma_stop(sc)
439 1.19 mhitch struct ncr53c9x_softc *sc;
440 1.19 mhitch {
441 1.19 mhitch }
442 1.1 chopps
443 1.19 mhitch int
444 1.19 mhitch bzsc_dma_isactive(sc)
445 1.19 mhitch struct ncr53c9x_softc *sc;
446 1.19 mhitch {
447 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
448 1.1 chopps
449 1.19 mhitch return bsc->sc_active;
450 1.1 chopps }
451 1.1 chopps
452 1.19 mhitch #ifdef DEBUG
453 1.19 mhitch void
454 1.19 mhitch bzsc_dump()
455 1.1 chopps {
456 1.19 mhitch int i;
457 1.19 mhitch
458 1.19 mhitch i = bzsc_trace_ptr;
459 1.19 mhitch printf("bzsc_trace dump: ptr %x\n", bzsc_trace_ptr);
460 1.19 mhitch do {
461 1.19 mhitch if (bzsc_trace[i].hardbits == 0) {
462 1.19 mhitch i = (i + 1) & 127;
463 1.19 mhitch continue;
464 1.19 mhitch }
465 1.19 mhitch printf("%02x%02x%02x%02x(", bzsc_trace[i].hardbits,
466 1.19 mhitch bzsc_trace[i].status, bzsc_trace[i].xx, bzsc_trace[i].yy);
467 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_INT)
468 1.19 mhitch printf("NCRINT/");
469 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_TC)
470 1.19 mhitch printf("NCRTC/");
471 1.19 mhitch switch(bzsc_trace[i].status & NCRSTAT_PHASE) {
472 1.19 mhitch case 0:
473 1.19 mhitch printf("dataout"); break;
474 1.19 mhitch case 1:
475 1.19 mhitch printf("datain"); break;
476 1.19 mhitch case 2:
477 1.19 mhitch printf("cmdout"); break;
478 1.19 mhitch case 3:
479 1.19 mhitch printf("status"); break;
480 1.19 mhitch case 6:
481 1.19 mhitch printf("msgout"); break;
482 1.19 mhitch case 7:
483 1.19 mhitch printf("msgin"); break;
484 1.19 mhitch default:
485 1.19 mhitch printf("phase%d?", bzsc_trace[i].status & NCRSTAT_PHASE);
486 1.19 mhitch }
487 1.19 mhitch printf(") ");
488 1.19 mhitch i = (i + 1) & 127;
489 1.19 mhitch } while (i != bzsc_trace_ptr);
490 1.19 mhitch printf("\n");
491 1.1 chopps }
492 1.19 mhitch #endif
493