bzsc.c revision 1.38 1 1.38 thorpej /* $NetBSD: bzsc.c,v 1.38 2006/03/29 04:16:45 thorpej Exp $ */
2 1.7 veego
3 1.1 chopps /*
4 1.19 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 chopps * Copyright (c) 1995 Daniel Widenfalk
6 1.1 chopps * Copyright (c) 1994 Christian E. Hopps
7 1.1 chopps * Copyright (c) 1982, 1990 The Regents of the University of California.
8 1.1 chopps * All rights reserved.
9 1.1 chopps *
10 1.1 chopps * Redistribution and use in source and binary forms, with or without
11 1.1 chopps * modification, are permitted provided that the following conditions
12 1.1 chopps * are met:
13 1.1 chopps * 1. Redistributions of source code must retain the above copyright
14 1.1 chopps * notice, this list of conditions and the following disclaimer.
15 1.1 chopps * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 chopps * notice, this list of conditions and the following disclaimer in the
17 1.1 chopps * documentation and/or other materials provided with the distribution.
18 1.1 chopps * 3. All advertising materials mentioning features or use of this software
19 1.1 chopps * must display the following acknowledgement:
20 1.19 mhitch * This product includes software developed by Daniel Widenfalk
21 1.19 mhitch * and Michael L. Hitch.
22 1.1 chopps * 4. Neither the name of the University nor the names of its contributors
23 1.1 chopps * may be used to endorse or promote products derived from this software
24 1.1 chopps * without specific prior written permission.
25 1.1 chopps *
26 1.1 chopps * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 chopps * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 chopps * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 chopps * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 chopps * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 chopps * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 chopps * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 chopps * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 chopps * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 chopps * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 chopps * SUCH DAMAGE.
37 1.1 chopps */
38 1.30 aymeric
39 1.30 aymeric #include <sys/cdefs.h>
40 1.38 thorpej __KERNEL_RCSID(0, "$NetBSD: bzsc.c,v 1.38 2006/03/29 04:16:45 thorpej Exp $");
41 1.1 chopps
42 1.19 mhitch /*
43 1.19 mhitch * Initial amiga Blizzard 1230-II driver by Daniel Widenfalk. Conversion to
44 1.19 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
45 1.19 mhitch */
46 1.19 mhitch
47 1.19 mhitch #include <sys/types.h>
48 1.1 chopps #include <sys/param.h>
49 1.1 chopps #include <sys/systm.h>
50 1.1 chopps #include <sys/kernel.h>
51 1.19 mhitch #include <sys/errno.h>
52 1.19 mhitch #include <sys/ioctl.h>
53 1.1 chopps #include <sys/device.h>
54 1.19 mhitch #include <sys/buf.h>
55 1.19 mhitch #include <sys/proc.h>
56 1.19 mhitch #include <sys/user.h>
57 1.19 mhitch #include <sys/queue.h>
58 1.19 mhitch
59 1.33 thorpej #include <uvm/uvm_extern.h>
60 1.33 thorpej
61 1.19 mhitch #include <dev/scsipi/scsi_all.h>
62 1.19 mhitch #include <dev/scsipi/scsipi_all.h>
63 1.19 mhitch #include <dev/scsipi/scsiconf.h>
64 1.19 mhitch #include <dev/scsipi/scsi_message.h>
65 1.19 mhitch
66 1.19 mhitch #include <machine/cpu.h>
67 1.19 mhitch #include <machine/param.h>
68 1.19 mhitch
69 1.19 mhitch #include <dev/ic/ncr53c9xreg.h>
70 1.19 mhitch #include <dev/ic/ncr53c9xvar.h>
71 1.19 mhitch
72 1.1 chopps #include <amiga/amiga/isr.h>
73 1.19 mhitch #include <amiga/dev/bzscvar.h>
74 1.18 mhitch #include <amiga/dev/zbusvar.h>
75 1.1 chopps
76 1.29 aymeric void bzscattach(struct device *, struct device *, void *);
77 1.29 aymeric int bzscmatch(struct device *, struct cfdata *, void *);
78 1.19 mhitch
79 1.19 mhitch /* Linkup to the rest of the kernel */
80 1.32 thorpej CFATTACH_DECL(bzsc, sizeof(struct bzsc_softc),
81 1.32 thorpej bzscmatch, bzscattach, NULL, NULL);
82 1.1 chopps
83 1.19 mhitch /*
84 1.19 mhitch * Functions and the switch for the MI code.
85 1.19 mhitch */
86 1.29 aymeric u_char bzsc_read_reg(struct ncr53c9x_softc *, int);
87 1.29 aymeric void bzsc_write_reg(struct ncr53c9x_softc *, int, u_char);
88 1.29 aymeric int bzsc_dma_isintr(struct ncr53c9x_softc *);
89 1.29 aymeric void bzsc_dma_reset(struct ncr53c9x_softc *);
90 1.29 aymeric int bzsc_dma_intr(struct ncr53c9x_softc *);
91 1.29 aymeric int bzsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
92 1.29 aymeric size_t *, int, size_t *);
93 1.29 aymeric void bzsc_dma_go(struct ncr53c9x_softc *);
94 1.29 aymeric void bzsc_dma_stop(struct ncr53c9x_softc *);
95 1.29 aymeric int bzsc_dma_isactive(struct ncr53c9x_softc *);
96 1.19 mhitch
97 1.19 mhitch struct ncr53c9x_glue bzsc_glue = {
98 1.19 mhitch bzsc_read_reg,
99 1.19 mhitch bzsc_write_reg,
100 1.19 mhitch bzsc_dma_isintr,
101 1.19 mhitch bzsc_dma_reset,
102 1.19 mhitch bzsc_dma_intr,
103 1.19 mhitch bzsc_dma_setup,
104 1.19 mhitch bzsc_dma_go,
105 1.19 mhitch bzsc_dma_stop,
106 1.19 mhitch bzsc_dma_isactive,
107 1.19 mhitch 0,
108 1.6 thorpej };
109 1.1 chopps
110 1.19 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
111 1.19 mhitch u_long bzsc_max_dma = 1024;
112 1.19 mhitch extern int ser_open_speed;
113 1.19 mhitch
114 1.19 mhitch u_long bzsc_cnt_pio = 0; /* number of PIO transfers */
115 1.19 mhitch u_long bzsc_cnt_dma = 0; /* number of DMA transfers */
116 1.19 mhitch u_long bzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
117 1.19 mhitch u_long bzsc_cnt_dma3 = 0; /* number of pages combined */
118 1.19 mhitch
119 1.19 mhitch #ifdef DEBUG
120 1.19 mhitch struct {
121 1.19 mhitch u_char hardbits;
122 1.19 mhitch u_char status;
123 1.19 mhitch u_char xx;
124 1.19 mhitch u_char yy;
125 1.19 mhitch } bzsc_trace[128];
126 1.19 mhitch int bzsc_trace_ptr = 0;
127 1.19 mhitch int bzsc_trace_enable = 1;
128 1.29 aymeric void bzsc_dump(void);
129 1.19 mhitch #endif
130 1.1 chopps
131 1.1 chopps /*
132 1.19 mhitch * if we are a Phase5 Blizzard 1230 II
133 1.1 chopps */
134 1.7 veego int
135 1.29 aymeric bzscmatch(struct device *parent, struct cfdata *cf, void *aux)
136 1.1 chopps {
137 1.7 veego struct zbus_args *zap;
138 1.19 mhitch volatile u_char *regs;
139 1.1 chopps
140 1.19 mhitch zap = aux;
141 1.19 mhitch if (zap->manid != 0x2140 || zap->prodid != 11)
142 1.19 mhitch return(0); /* It's not Blizzard 1230 */
143 1.7 veego if (!is_a1200())
144 1.19 mhitch return(0); /* And not A1200 */
145 1.19 mhitch regs = &((volatile u_char *)zap->va)[0x10000];
146 1.35 jmc if (badaddr((caddr_t)__UNVOLATILE(regs)))
147 1.7 veego return(0);
148 1.19 mhitch regs[NCR_CFG1 * 2] = 0;
149 1.19 mhitch regs[NCR_CFG1 * 2] = NCRCFG1_PARENB | 7;
150 1.19 mhitch delay(5);
151 1.19 mhitch if (regs[NCR_CFG1 * 2] != (NCRCFG1_PARENB | 7))
152 1.9 is return(0);
153 1.9 is return(1);
154 1.1 chopps }
155 1.1 chopps
156 1.19 mhitch /*
157 1.19 mhitch * Attach this instance, and then all the sub-devices
158 1.19 mhitch */
159 1.7 veego void
160 1.29 aymeric bzscattach(struct device *parent, struct device *self, void *aux)
161 1.1 chopps {
162 1.19 mhitch struct bzsc_softc *bsc = (void *)self;
163 1.19 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
164 1.1 chopps struct zbus_args *zap;
165 1.19 mhitch extern u_long scsi_nosync;
166 1.19 mhitch extern int shift_nosync;
167 1.19 mhitch extern int ncr53c9x_debug;
168 1.19 mhitch
169 1.19 mhitch /*
170 1.19 mhitch * Set up the glue for MI code early; we use some of it here.
171 1.19 mhitch */
172 1.19 mhitch sc->sc_glue = &bzsc_glue;
173 1.19 mhitch
174 1.19 mhitch /*
175 1.19 mhitch * Save the regs
176 1.19 mhitch */
177 1.19 mhitch zap = aux;
178 1.19 mhitch bsc->sc_reg = &((volatile u_char *)zap->va)[0x10000];
179 1.19 mhitch bsc->sc_dmabase = &bsc->sc_reg[0x21];
180 1.19 mhitch
181 1.37 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */
182 1.19 mhitch
183 1.19 mhitch printf(": address %p", bsc->sc_reg);
184 1.19 mhitch
185 1.19 mhitch sc->sc_id = 7;
186 1.19 mhitch
187 1.19 mhitch /*
188 1.19 mhitch * It is necessary to try to load the 2nd config register here,
189 1.19 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
190 1.19 mhitch * will not set up the defaults correctly.
191 1.19 mhitch */
192 1.19 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
193 1.19 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
194 1.19 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
195 1.19 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
196 1.19 mhitch
197 1.19 mhitch /*
198 1.19 mhitch * This is the value used to start sync negotiations
199 1.19 mhitch * Note that the NCR register "SYNCTP" is programmed
200 1.19 mhitch * in "clocks per byte", and has a minimum value of 4.
201 1.19 mhitch * The SCSI period used in negotiation is one-fourth
202 1.19 mhitch * of the time (in nanoseconds) needed to transfer one byte.
203 1.19 mhitch * Since the chip's clock is given in MHz, we have the following
204 1.19 mhitch * formula: 4 * period = (1000 / freq) * 4
205 1.19 mhitch */
206 1.19 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
207 1.19 mhitch
208 1.19 mhitch /*
209 1.19 mhitch * get flags from -I argument and set cf_flags.
210 1.19 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
211 1.19 mhitch * 8 bits are to disable sync.
212 1.19 mhitch */
213 1.38 thorpej device_cfdata(&sc->sc_dev)->cf_flags |= (scsi_nosync >> shift_nosync)
214 1.19 mhitch & 0xffff;
215 1.19 mhitch shift_nosync += 16;
216 1.19 mhitch
217 1.19 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
218 1.19 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
219 1.19 mhitch shift_nosync += 16;
220 1.19 mhitch
221 1.19 mhitch #if 1
222 1.19 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
223 1.19 mhitch sc->sc_minsync = 0;
224 1.19 mhitch #endif
225 1.1 chopps
226 1.19 mhitch /* Really no limit, but since we want to fit into the TCR... */
227 1.19 mhitch sc->sc_maxxfer = 64 * 1024;
228 1.19 mhitch
229 1.19 mhitch /*
230 1.19 mhitch * Configure interrupts.
231 1.19 mhitch */
232 1.27 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr;
233 1.19 mhitch bsc->sc_isr.isr_arg = sc;
234 1.19 mhitch bsc->sc_isr.isr_ipl = 2;
235 1.19 mhitch add_isr(&bsc->sc_isr);
236 1.19 mhitch
237 1.19 mhitch /*
238 1.19 mhitch * Now try to attach all the sub-devices
239 1.19 mhitch */
240 1.28 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
241 1.28 bouyer sc->sc_adapter.adapt_minphys = minphys;
242 1.28 bouyer ncr53c9x_attach(sc);
243 1.19 mhitch }
244 1.1 chopps
245 1.19 mhitch /*
246 1.19 mhitch * Glue functions.
247 1.19 mhitch */
248 1.17 mhitch
249 1.19 mhitch u_char
250 1.29 aymeric bzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
251 1.19 mhitch {
252 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
253 1.17 mhitch
254 1.19 mhitch return bsc->sc_reg[reg * 2];
255 1.19 mhitch }
256 1.1 chopps
257 1.19 mhitch void
258 1.29 aymeric bzsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
259 1.19 mhitch {
260 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
261 1.19 mhitch u_char v = val;
262 1.1 chopps
263 1.19 mhitch bsc->sc_reg[reg * 2] = v;
264 1.19 mhitch #ifdef DEBUG
265 1.26 thorpej if (bzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
266 1.19 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
267 1.19 mhitch bzsc_trace[(bzsc_trace_ptr - 1) & 127].yy = v;
268 1.19 mhitch /* printf(" cmd %x", v);*/
269 1.19 mhitch }
270 1.19 mhitch #endif
271 1.17 mhitch }
272 1.17 mhitch
273 1.18 mhitch int
274 1.29 aymeric bzsc_dma_isintr(struct ncr53c9x_softc *sc)
275 1.18 mhitch {
276 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
277 1.18 mhitch
278 1.19 mhitch if ((bsc->sc_reg[NCR_STAT * 2] & NCRSTAT_INT) == 0)
279 1.19 mhitch return 0;
280 1.18 mhitch
281 1.19 mhitch #ifdef DEBUG
282 1.26 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzsc_trace_enable) {
283 1.19 mhitch bzsc_trace[bzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 2];
284 1.19 mhitch bzsc_trace[bzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 2];
285 1.19 mhitch bzsc_trace[bzsc_trace_ptr].yy = bsc->sc_active;
286 1.19 mhitch bzsc_trace_ptr = (bzsc_trace_ptr + 1) & 127;
287 1.18 mhitch }
288 1.19 mhitch #endif
289 1.19 mhitch return 1;
290 1.1 chopps }
291 1.1 chopps
292 1.17 mhitch void
293 1.29 aymeric bzsc_dma_reset(struct ncr53c9x_softc *sc)
294 1.1 chopps {
295 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
296 1.1 chopps
297 1.19 mhitch bsc->sc_active = 0;
298 1.1 chopps }
299 1.1 chopps
300 1.18 mhitch int
301 1.29 aymeric bzsc_dma_intr(struct ncr53c9x_softc *sc)
302 1.1 chopps {
303 1.19 mhitch register struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
304 1.19 mhitch register int cnt;
305 1.1 chopps
306 1.19 mhitch NCR_DMA(("bzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
307 1.19 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
308 1.19 mhitch bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF));
309 1.19 mhitch if (bsc->sc_active == 0) {
310 1.19 mhitch printf("bzsc_intr--inactive DMA\n");
311 1.19 mhitch return -1;
312 1.19 mhitch }
313 1.1 chopps
314 1.19 mhitch /* update sc_dmaaddr and sc_pdmalen */
315 1.19 mhitch cnt = bsc->sc_reg[NCR_TCL * 2];
316 1.19 mhitch cnt += bsc->sc_reg[NCR_TCM * 2] << 8;
317 1.19 mhitch cnt += bsc->sc_reg[NCR_TCH * 2] << 16;
318 1.19 mhitch if (!bsc->sc_datain) {
319 1.19 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF;
320 1.19 mhitch bsc->sc_reg[NCR_CMD * 2] = NCRCMD_FLUSH;
321 1.19 mhitch }
322 1.19 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
323 1.19 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
324 1.19 mhitch if (bsc->sc_xfr_align) {
325 1.19 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
326 1.19 mhitch bsc->sc_xfr_align = 0;
327 1.17 mhitch }
328 1.19 mhitch *bsc->sc_dmaaddr += cnt;
329 1.19 mhitch *bsc->sc_pdmalen -= cnt;
330 1.19 mhitch bsc->sc_active = 0;
331 1.19 mhitch return 0;
332 1.1 chopps }
333 1.1 chopps
334 1.7 veego int
335 1.29 aymeric bzsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
336 1.29 aymeric int datain, size_t *dmasize)
337 1.1 chopps {
338 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
339 1.25 is paddr_t pa;
340 1.19 mhitch u_char *ptr;
341 1.19 mhitch size_t xfer;
342 1.19 mhitch
343 1.19 mhitch bsc->sc_dmaaddr = addr;
344 1.19 mhitch bsc->sc_pdmalen = len;
345 1.19 mhitch bsc->sc_datain = datain;
346 1.19 mhitch bsc->sc_dmasize = *dmasize;
347 1.19 mhitch /*
348 1.19 mhitch * DMA can be nasty for high-speed serial input, so limit the
349 1.19 mhitch * size of this DMA operation if the serial port is running at
350 1.19 mhitch * a high speed (higher than 19200 for now - should be adjusted
351 1.34 wiz * based on CPU type and speed?).
352 1.19 mhitch * XXX - add serial speed check XXX
353 1.19 mhitch */
354 1.19 mhitch if (ser_open_speed > 19200 && bzsc_max_dma != 0 &&
355 1.19 mhitch bsc->sc_dmasize > bzsc_max_dma)
356 1.19 mhitch bsc->sc_dmasize = bzsc_max_dma;
357 1.19 mhitch ptr = *addr; /* Kernel virtual address */
358 1.19 mhitch pa = kvtop(ptr); /* Physical address of DMA */
359 1.33 thorpej xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
360 1.19 mhitch bsc->sc_xfr_align = 0;
361 1.19 mhitch /*
362 1.19 mhitch * If output and unaligned, stuff odd byte into FIFO
363 1.19 mhitch */
364 1.19 mhitch if (datain == 0 && (int)ptr & 1) {
365 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align byte written to fifo\n"));
366 1.19 mhitch pa++;
367 1.19 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
368 1.19 mhitch bsc->sc_reg[NCR_FIFO * 2] = *ptr++;
369 1.19 mhitch }
370 1.19 mhitch /*
371 1.19 mhitch * If unaligned address, read unaligned bytes into alignment buffer
372 1.19 mhitch */
373 1.19 mhitch else if ((int)ptr & 1) {
374 1.19 mhitch pa = kvtop((caddr_t)&bsc->sc_alignbuf);
375 1.19 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
376 1.19 mhitch NCR_DMA(("bzsc_dma_setup: align read by %d bytes\n", xfer));
377 1.19 mhitch bsc->sc_xfr_align = 1;
378 1.19 mhitch }
379 1.19 mhitch ++bzsc_cnt_dma; /* number of DMA operations */
380 1.18 mhitch
381 1.19 mhitch while (xfer < bsc->sc_dmasize) {
382 1.19 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
383 1.19 mhitch break;
384 1.33 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
385 1.19 mhitch xfer = bsc->sc_dmasize;
386 1.19 mhitch else
387 1.33 thorpej xfer += PAGE_SIZE;
388 1.19 mhitch ++bzsc_cnt_dma3;
389 1.19 mhitch }
390 1.19 mhitch if (xfer != *len)
391 1.19 mhitch ++bzsc_cnt_dma2;
392 1.1 chopps
393 1.19 mhitch bsc->sc_dmasize = xfer;
394 1.19 mhitch *dmasize = bsc->sc_dmasize;
395 1.19 mhitch bsc->sc_pa = pa;
396 1.8 is #if defined(M68040) || defined(M68060)
397 1.19 mhitch if (mmutype == MMU_68040) {
398 1.19 mhitch if (bsc->sc_xfr_align) {
399 1.19 mhitch dma_cachectl(bsc->sc_alignbuf,
400 1.19 mhitch sizeof(bsc->sc_alignbuf));
401 1.19 mhitch }
402 1.19 mhitch else
403 1.19 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
404 1.19 mhitch }
405 1.1 chopps #endif
406 1.1 chopps
407 1.19 mhitch pa >>= 1;
408 1.19 mhitch if (!bsc->sc_datain)
409 1.19 mhitch pa |= 0x80000000;
410 1.19 mhitch bsc->sc_dmabase[0x10] = (u_int8_t)(pa >> 24);
411 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 16);
412 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 8);
413 1.19 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa);
414 1.19 mhitch bsc->sc_active = 1;
415 1.19 mhitch return 0;
416 1.19 mhitch }
417 1.1 chopps
418 1.19 mhitch void
419 1.29 aymeric bzsc_dma_go(struct ncr53c9x_softc *sc)
420 1.19 mhitch {
421 1.19 mhitch }
422 1.1 chopps
423 1.19 mhitch void
424 1.29 aymeric bzsc_dma_stop(struct ncr53c9x_softc *sc)
425 1.19 mhitch {
426 1.19 mhitch }
427 1.1 chopps
428 1.19 mhitch int
429 1.29 aymeric bzsc_dma_isactive(struct ncr53c9x_softc *sc)
430 1.19 mhitch {
431 1.19 mhitch struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
432 1.1 chopps
433 1.19 mhitch return bsc->sc_active;
434 1.1 chopps }
435 1.1 chopps
436 1.19 mhitch #ifdef DEBUG
437 1.19 mhitch void
438 1.29 aymeric bzsc_dump(void)
439 1.1 chopps {
440 1.19 mhitch int i;
441 1.19 mhitch
442 1.19 mhitch i = bzsc_trace_ptr;
443 1.19 mhitch printf("bzsc_trace dump: ptr %x\n", bzsc_trace_ptr);
444 1.19 mhitch do {
445 1.19 mhitch if (bzsc_trace[i].hardbits == 0) {
446 1.19 mhitch i = (i + 1) & 127;
447 1.19 mhitch continue;
448 1.19 mhitch }
449 1.19 mhitch printf("%02x%02x%02x%02x(", bzsc_trace[i].hardbits,
450 1.19 mhitch bzsc_trace[i].status, bzsc_trace[i].xx, bzsc_trace[i].yy);
451 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_INT)
452 1.19 mhitch printf("NCRINT/");
453 1.19 mhitch if (bzsc_trace[i].status & NCRSTAT_TC)
454 1.19 mhitch printf("NCRTC/");
455 1.19 mhitch switch(bzsc_trace[i].status & NCRSTAT_PHASE) {
456 1.19 mhitch case 0:
457 1.19 mhitch printf("dataout"); break;
458 1.19 mhitch case 1:
459 1.19 mhitch printf("datain"); break;
460 1.19 mhitch case 2:
461 1.19 mhitch printf("cmdout"); break;
462 1.19 mhitch case 3:
463 1.19 mhitch printf("status"); break;
464 1.19 mhitch case 6:
465 1.19 mhitch printf("msgout"); break;
466 1.19 mhitch case 7:
467 1.19 mhitch printf("msgin"); break;
468 1.19 mhitch default:
469 1.19 mhitch printf("phase%d?", bzsc_trace[i].status & NCRSTAT_PHASE);
470 1.19 mhitch }
471 1.19 mhitch printf(") ");
472 1.19 mhitch i = (i + 1) & 127;
473 1.19 mhitch } while (i != bzsc_trace_ptr);
474 1.19 mhitch printf("\n");
475 1.1 chopps }
476 1.19 mhitch #endif
477