Home | History | Annotate | Line # | Download | only in dev
bzsc.c revision 1.29
      1 /*	$NetBSD: bzsc.c,v 1.29 2002/01/26 13:40:53 aymeric Exp $ */
      2 
      3 /*
      4  * Copyright (c) 1997 Michael L. Hitch
      5  * Copyright (c) 1995 Daniel Widenfalk
      6  * Copyright (c) 1994 Christian E. Hopps
      7  * Copyright (c) 1982, 1990 The Regents of the University of California.
      8  * All rights reserved.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *	This product includes software developed by Daniel Widenfalk
     21  *	and Michael L. Hitch.
     22  * 4. Neither the name of the University nor the names of its contributors
     23  *    may be used to endorse or promote products derived from this software
     24  *    without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36  * SUCH DAMAGE.
     37  */
     38 
     39 /*
     40  * Initial amiga Blizzard 1230-II driver by Daniel Widenfalk.  Conversion to
     41  * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
     42  */
     43 
     44 #include <sys/types.h>
     45 #include <sys/param.h>
     46 #include <sys/systm.h>
     47 #include <sys/kernel.h>
     48 #include <sys/errno.h>
     49 #include <sys/ioctl.h>
     50 #include <sys/device.h>
     51 #include <sys/buf.h>
     52 #include <sys/proc.h>
     53 #include <sys/user.h>
     54 #include <sys/queue.h>
     55 
     56 #include <dev/scsipi/scsi_all.h>
     57 #include <dev/scsipi/scsipi_all.h>
     58 #include <dev/scsipi/scsiconf.h>
     59 #include <dev/scsipi/scsi_message.h>
     60 
     61 #include <machine/cpu.h>
     62 #include <machine/param.h>
     63 
     64 #include <dev/ic/ncr53c9xreg.h>
     65 #include <dev/ic/ncr53c9xvar.h>
     66 
     67 #include <amiga/amiga/isr.h>
     68 #include <amiga/dev/bzscvar.h>
     69 #include <amiga/dev/zbusvar.h>
     70 
     71 void	bzscattach(struct device *, struct device *, void *);
     72 int	bzscmatch(struct device *, struct cfdata *, void *);
     73 
     74 /* Linkup to the rest of the kernel */
     75 struct cfattach bzsc_ca = {
     76 	sizeof(struct bzsc_softc), bzscmatch, bzscattach
     77 };
     78 
     79 /*
     80  * Functions and the switch for the MI code.
     81  */
     82 u_char	bzsc_read_reg(struct ncr53c9x_softc *, int);
     83 void	bzsc_write_reg(struct ncr53c9x_softc *, int, u_char);
     84 int	bzsc_dma_isintr(struct ncr53c9x_softc *);
     85 void	bzsc_dma_reset(struct ncr53c9x_softc *);
     86 int	bzsc_dma_intr(struct ncr53c9x_softc *);
     87 int	bzsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
     88 	    size_t *, int, size_t *);
     89 void	bzsc_dma_go(struct ncr53c9x_softc *);
     90 void	bzsc_dma_stop(struct ncr53c9x_softc *);
     91 int	bzsc_dma_isactive(struct ncr53c9x_softc *);
     92 
     93 struct ncr53c9x_glue bzsc_glue = {
     94 	bzsc_read_reg,
     95 	bzsc_write_reg,
     96 	bzsc_dma_isintr,
     97 	bzsc_dma_reset,
     98 	bzsc_dma_intr,
     99 	bzsc_dma_setup,
    100 	bzsc_dma_go,
    101 	bzsc_dma_stop,
    102 	bzsc_dma_isactive,
    103 	0,
    104 };
    105 
    106 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    107 u_long bzsc_max_dma = 1024;
    108 extern int ser_open_speed;
    109 
    110 u_long bzsc_cnt_pio = 0;	/* number of PIO transfers */
    111 u_long bzsc_cnt_dma = 0;	/* number of DMA transfers */
    112 u_long bzsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    113 u_long bzsc_cnt_dma3 = 0;	/* number of pages combined */
    114 
    115 #ifdef DEBUG
    116 struct {
    117 	u_char hardbits;
    118 	u_char status;
    119 	u_char xx;
    120 	u_char yy;
    121 } bzsc_trace[128];
    122 int bzsc_trace_ptr = 0;
    123 int bzsc_trace_enable = 1;
    124 void bzsc_dump(void);
    125 #endif
    126 
    127 /*
    128  * if we are a Phase5 Blizzard 1230 II
    129  */
    130 int
    131 bzscmatch(struct device *parent, struct cfdata *cf, void *aux)
    132 {
    133 	struct zbus_args *zap;
    134 	volatile u_char *regs;
    135 
    136 	zap = aux;
    137 	if (zap->manid != 0x2140 || zap->prodid != 11)
    138 		return(0);			/* It's not Blizzard 1230 */
    139 	if (!is_a1200())
    140 		return(0);			/* And not A1200 */
    141 	regs = &((volatile u_char *)zap->va)[0x10000];
    142 	if (badaddr((caddr_t)regs))
    143 		return(0);
    144 	regs[NCR_CFG1 * 2] = 0;
    145 	regs[NCR_CFG1 * 2] = NCRCFG1_PARENB | 7;
    146 	delay(5);
    147 	if (regs[NCR_CFG1 * 2] != (NCRCFG1_PARENB | 7))
    148 		return(0);
    149 	return(1);
    150 }
    151 
    152 /*
    153  * Attach this instance, and then all the sub-devices
    154  */
    155 void
    156 bzscattach(struct device *parent, struct device *self, void *aux)
    157 {
    158 	struct bzsc_softc *bsc = (void *)self;
    159 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    160 	struct zbus_args  *zap;
    161 	extern u_long scsi_nosync;
    162 	extern int shift_nosync;
    163 	extern int ncr53c9x_debug;
    164 
    165 	/*
    166 	 * Set up the glue for MI code early; we use some of it here.
    167 	 */
    168 	sc->sc_glue = &bzsc_glue;
    169 
    170 	/*
    171 	 * Save the regs
    172 	 */
    173 	zap = aux;
    174 	bsc->sc_reg = &((volatile u_char *)zap->va)[0x10000];
    175 	bsc->sc_dmabase = &bsc->sc_reg[0x21];
    176 
    177 	sc->sc_freq = 40;		/* Clocked at 40Mhz */
    178 
    179 	printf(": address %p", bsc->sc_reg);
    180 
    181 	sc->sc_id = 7;
    182 
    183 	/*
    184 	 * It is necessary to try to load the 2nd config register here,
    185 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    186 	 * will not set up the defaults correctly.
    187 	 */
    188 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    189 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    190 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    191 	sc->sc_rev = NCR_VARIANT_FAS216;
    192 
    193 	/*
    194 	 * This is the value used to start sync negotiations
    195 	 * Note that the NCR register "SYNCTP" is programmed
    196 	 * in "clocks per byte", and has a minimum value of 4.
    197 	 * The SCSI period used in negotiation is one-fourth
    198 	 * of the time (in nanoseconds) needed to transfer one byte.
    199 	 * Since the chip's clock is given in MHz, we have the following
    200 	 * formula: 4 * period = (1000 / freq) * 4
    201 	 */
    202 	sc->sc_minsync = 1000 / sc->sc_freq;
    203 
    204 	/*
    205 	 * get flags from -I argument and set cf_flags.
    206 	 * NOTE: low 8 bits are to disable disconnect, and the next
    207 	 *       8 bits are to disable sync.
    208 	 */
    209 	sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
    210 	    & 0xffff;
    211 	shift_nosync += 16;
    212 
    213 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    214 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    215 	shift_nosync += 16;
    216 
    217 #if 1
    218 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    219 		sc->sc_minsync = 0;
    220 #endif
    221 
    222 	/* Really no limit, but since we want to fit into the TCR... */
    223 	sc->sc_maxxfer = 64 * 1024;
    224 
    225 	/*
    226 	 * Configure interrupts.
    227 	 */
    228 	bsc->sc_isr.isr_intr = ncr53c9x_intr;
    229 	bsc->sc_isr.isr_arg  = sc;
    230 	bsc->sc_isr.isr_ipl  = 2;
    231 	add_isr(&bsc->sc_isr);
    232 
    233 	/*
    234 	 * Now try to attach all the sub-devices
    235 	 */
    236 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    237 	sc->sc_adapter.adapt_minphys = minphys;
    238 	ncr53c9x_attach(sc);
    239 }
    240 
    241 /*
    242  * Glue functions.
    243  */
    244 
    245 u_char
    246 bzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
    247 {
    248 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    249 
    250 	return bsc->sc_reg[reg * 2];
    251 }
    252 
    253 void
    254 bzsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
    255 {
    256 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    257 	u_char v = val;
    258 
    259 	bsc->sc_reg[reg * 2] = v;
    260 #ifdef DEBUG
    261 if (bzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
    262   reg == NCR_CMD/* && bsc->sc_active*/) {
    263   bzsc_trace[(bzsc_trace_ptr - 1) & 127].yy = v;
    264 /*  printf(" cmd %x", v);*/
    265 }
    266 #endif
    267 }
    268 
    269 int
    270 bzsc_dma_isintr(struct ncr53c9x_softc *sc)
    271 {
    272 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    273 
    274 	if ((bsc->sc_reg[NCR_STAT * 2] & NCRSTAT_INT) == 0)
    275 		return 0;
    276 
    277 #ifdef DEBUG
    278 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bzsc_trace_enable) {
    279   bzsc_trace[bzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 2];
    280   bzsc_trace[bzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 2];
    281   bzsc_trace[bzsc_trace_ptr].yy = bsc->sc_active;
    282   bzsc_trace_ptr = (bzsc_trace_ptr + 1) & 127;
    283 }
    284 #endif
    285 	return 1;
    286 }
    287 
    288 void
    289 bzsc_dma_reset(struct ncr53c9x_softc *sc)
    290 {
    291 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    292 
    293 	bsc->sc_active = 0;
    294 }
    295 
    296 int
    297 bzsc_dma_intr(struct ncr53c9x_softc *sc)
    298 {
    299 	register struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    300 	register int	cnt;
    301 
    302 	NCR_DMA(("bzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    303 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    304 	    bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF));
    305 	if (bsc->sc_active == 0) {
    306 		printf("bzsc_intr--inactive DMA\n");
    307 		return -1;
    308 	}
    309 
    310 	/* update sc_dmaaddr and sc_pdmalen */
    311 	cnt = bsc->sc_reg[NCR_TCL * 2];
    312 	cnt += bsc->sc_reg[NCR_TCM * 2] << 8;
    313 	cnt += bsc->sc_reg[NCR_TCH * 2] << 16;
    314 	if (!bsc->sc_datain) {
    315 		cnt += bsc->sc_reg[NCR_FFLAG * 2] & NCRFIFO_FF;
    316 		bsc->sc_reg[NCR_CMD * 2] = NCRCMD_FLUSH;
    317 	}
    318 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    319 	NCR_DMA(("DMA xferred %d\n", cnt));
    320 	if (bsc->sc_xfr_align) {
    321 		bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
    322 		bsc->sc_xfr_align = 0;
    323 	}
    324 	*bsc->sc_dmaaddr += cnt;
    325 	*bsc->sc_pdmalen -= cnt;
    326 	bsc->sc_active = 0;
    327 	return 0;
    328 }
    329 
    330 int
    331 bzsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
    332                int datain, size_t *dmasize)
    333 {
    334 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    335 	paddr_t pa;
    336 	u_char *ptr;
    337 	size_t xfer;
    338 
    339 	bsc->sc_dmaaddr = addr;
    340 	bsc->sc_pdmalen = len;
    341 	bsc->sc_datain = datain;
    342 	bsc->sc_dmasize = *dmasize;
    343 	/*
    344 	 * DMA can be nasty for high-speed serial input, so limit the
    345 	 * size of this DMA operation if the serial port is running at
    346 	 * a high speed (higher than 19200 for now - should be adjusted
    347 	 * based on cpu type and speed?).
    348 	 * XXX - add serial speed check XXX
    349 	 */
    350 	if (ser_open_speed > 19200 && bzsc_max_dma != 0 &&
    351 	    bsc->sc_dmasize > bzsc_max_dma)
    352 		bsc->sc_dmasize = bzsc_max_dma;
    353 	ptr = *addr;			/* Kernel virtual address */
    354 	pa = kvtop(ptr);		/* Physical address of DMA */
    355 	xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
    356 	bsc->sc_xfr_align = 0;
    357 	/*
    358 	 * If output and unaligned, stuff odd byte into FIFO
    359 	 */
    360 	if (datain == 0 && (int)ptr & 1) {
    361 		NCR_DMA(("bzsc_dma_setup: align byte written to fifo\n"));
    362 		pa++;
    363 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    364 		bsc->sc_reg[NCR_FIFO * 2] = *ptr++;
    365 	}
    366 	/*
    367 	 * If unaligned address, read unaligned bytes into alignment buffer
    368 	 */
    369 	else if ((int)ptr & 1) {
    370 		pa = kvtop((caddr_t)&bsc->sc_alignbuf);
    371 		xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
    372 		NCR_DMA(("bzsc_dma_setup: align read by %d bytes\n", xfer));
    373 		bsc->sc_xfr_align = 1;
    374 	}
    375 ++bzsc_cnt_dma;		/* number of DMA operations */
    376 
    377 	while (xfer < bsc->sc_dmasize) {
    378 		if ((pa + xfer) != kvtop(*addr + xfer))
    379 			break;
    380 		if ((bsc->sc_dmasize - xfer) < NBPG)
    381 			xfer = bsc->sc_dmasize;
    382 		else
    383 			xfer += NBPG;
    384 ++bzsc_cnt_dma3;
    385 	}
    386 if (xfer != *len)
    387   ++bzsc_cnt_dma2;
    388 
    389 	bsc->sc_dmasize = xfer;
    390 	*dmasize = bsc->sc_dmasize;
    391 	bsc->sc_pa = pa;
    392 #if defined(M68040) || defined(M68060)
    393 	if (mmutype == MMU_68040) {
    394 		if (bsc->sc_xfr_align) {
    395 			dma_cachectl(bsc->sc_alignbuf,
    396 			    sizeof(bsc->sc_alignbuf));
    397 		}
    398 		else
    399 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    400 	}
    401 #endif
    402 
    403 	pa >>= 1;
    404 	if (!bsc->sc_datain)
    405 		pa |= 0x80000000;
    406 	bsc->sc_dmabase[0x10] = (u_int8_t)(pa >> 24);
    407 	bsc->sc_dmabase[0] = (u_int8_t)(pa >> 16);
    408 	bsc->sc_dmabase[0] = (u_int8_t)(pa >> 8);
    409 	bsc->sc_dmabase[0] = (u_int8_t)(pa);
    410 	bsc->sc_active = 1;
    411 	return 0;
    412 }
    413 
    414 void
    415 bzsc_dma_go(struct ncr53c9x_softc *sc)
    416 {
    417 }
    418 
    419 void
    420 bzsc_dma_stop(struct ncr53c9x_softc *sc)
    421 {
    422 }
    423 
    424 int
    425 bzsc_dma_isactive(struct ncr53c9x_softc *sc)
    426 {
    427 	struct bzsc_softc *bsc = (struct bzsc_softc *)sc;
    428 
    429 	return bsc->sc_active;
    430 }
    431 
    432 #ifdef DEBUG
    433 void
    434 bzsc_dump(void)
    435 {
    436 	int i;
    437 
    438 	i = bzsc_trace_ptr;
    439 	printf("bzsc_trace dump: ptr %x\n", bzsc_trace_ptr);
    440 	do {
    441 		if (bzsc_trace[i].hardbits == 0) {
    442 			i = (i + 1) & 127;
    443 			continue;
    444 		}
    445 		printf("%02x%02x%02x%02x(", bzsc_trace[i].hardbits,
    446 		    bzsc_trace[i].status, bzsc_trace[i].xx, bzsc_trace[i].yy);
    447 		if (bzsc_trace[i].status & NCRSTAT_INT)
    448 			printf("NCRINT/");
    449 		if (bzsc_trace[i].status & NCRSTAT_TC)
    450 			printf("NCRTC/");
    451 		switch(bzsc_trace[i].status & NCRSTAT_PHASE) {
    452 		case 0:
    453 			printf("dataout"); break;
    454 		case 1:
    455 			printf("datain"); break;
    456 		case 2:
    457 			printf("cmdout"); break;
    458 		case 3:
    459 			printf("status"); break;
    460 		case 6:
    461 			printf("msgout"); break;
    462 		case 7:
    463 			printf("msgin"); break;
    464 		default:
    465 			printf("phase%d?", bzsc_trace[i].status & NCRSTAT_PHASE);
    466 		}
    467 		printf(") ");
    468 		i = (i + 1) & 127;
    469 	} while (i != bzsc_trace_ptr);
    470 	printf("\n");
    471 }
    472 #endif
    473