1 1.38 jdolecek /* $NetBSD: bztzsc.c,v 1.38 2019/01/08 19:41:09 jdolecek Exp $ */ 2 1.1 is 3 1.1 is /* 4 1.5 mhitch * Copyright (c) 1997 Michael L. Hitch 5 1.1 is * Copyright (c) 1996 Ignatios Souvatzis 6 1.1 is * Copyright (c) 1982, 1990 The Regents of the University of California. 7 1.1 is * All rights reserved. 8 1.1 is * 9 1.1 is * Redistribution and use in source and binary forms, with or without 10 1.1 is * modification, are permitted provided that the following conditions 11 1.1 is * are met: 12 1.1 is * 1. Redistributions of source code must retain the above copyright 13 1.1 is * notice, this list of conditions and the following disclaimer. 14 1.1 is * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 is * notice, this list of conditions and the following disclaimer in the 16 1.1 is * documentation and/or other materials provided with the distribution. 17 1.32 snj * 3. Neither the name of the University nor the names of its contributors 18 1.1 is * may be used to endorse or promote products derived from this software 19 1.1 is * without specific prior written permission. 20 1.1 is * 21 1.1 is * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 22 1.1 is * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 23 1.1 is * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 24 1.1 is * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 25 1.1 is * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 26 1.1 is * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 27 1.1 is * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 28 1.1 is * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 29 1.1 is * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 30 1.1 is * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 31 1.1 is * SUCH DAMAGE. 32 1.1 is * 33 1.1 is */ 34 1.1 is 35 1.5 mhitch /* 36 1.5 mhitch * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis. Conversion to 37 1.5 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu). 38 1.5 mhitch */ 39 1.17 aymeric 40 1.35 phx #ifdef __m68k__ 41 1.34 mrg #include "opt_m68k_arch.h" 42 1.35 phx #endif 43 1.34 mrg 44 1.17 aymeric #include <sys/cdefs.h> 45 1.38 jdolecek __KERNEL_RCSID(0, "$NetBSD: bztzsc.c,v 1.38 2019/01/08 19:41:09 jdolecek Exp $"); 46 1.5 mhitch 47 1.5 mhitch #include <sys/types.h> 48 1.1 is #include <sys/param.h> 49 1.1 is #include <sys/systm.h> 50 1.1 is #include <sys/kernel.h> 51 1.5 mhitch #include <sys/errno.h> 52 1.5 mhitch #include <sys/ioctl.h> 53 1.1 is #include <sys/device.h> 54 1.5 mhitch #include <sys/buf.h> 55 1.5 mhitch #include <sys/proc.h> 56 1.5 mhitch #include <sys/queue.h> 57 1.5 mhitch 58 1.4 bouyer #include <dev/scsipi/scsi_all.h> 59 1.4 bouyer #include <dev/scsipi/scsipi_all.h> 60 1.4 bouyer #include <dev/scsipi/scsiconf.h> 61 1.5 mhitch #include <dev/scsipi/scsi_message.h> 62 1.5 mhitch 63 1.5 mhitch #include <machine/cpu.h> 64 1.5 mhitch 65 1.5 mhitch #include <dev/ic/ncr53c9xreg.h> 66 1.5 mhitch #include <dev/ic/ncr53c9xvar.h> 67 1.5 mhitch 68 1.1 is #include <amiga/amiga/isr.h> 69 1.5 mhitch #include <amiga/dev/bztzscvar.h> 70 1.1 is #include <amiga/dev/zbusvar.h> 71 1.1 is 72 1.29 is #ifdef __powerpc__ 73 1.29 is #define badaddr(a) badaddr_read(a, 2, NULL) 74 1.29 is #endif 75 1.29 is 76 1.31 tsutsui int bztzscmatch(device_t, cfdata_t, void *); 77 1.31 tsutsui void bztzscattach(device_t, device_t, void *); 78 1.5 mhitch 79 1.5 mhitch /* Linkup to the rest of the kernel */ 80 1.31 tsutsui CFATTACH_DECL_NEW(bztzsc, sizeof(struct bztzsc_softc), 81 1.19 thorpej bztzscmatch, bztzscattach, NULL, NULL); 82 1.1 is 83 1.5 mhitch /* 84 1.5 mhitch * Functions and the switch for the MI code. 85 1.5 mhitch */ 86 1.31 tsutsui uint8_t bztzsc_read_reg(struct ncr53c9x_softc *, int); 87 1.31 tsutsui void bztzsc_write_reg(struct ncr53c9x_softc *, int, uint8_t); 88 1.16 aymeric int bztzsc_dma_isintr(struct ncr53c9x_softc *); 89 1.16 aymeric void bztzsc_dma_reset(struct ncr53c9x_softc *); 90 1.16 aymeric int bztzsc_dma_intr(struct ncr53c9x_softc *); 91 1.31 tsutsui int bztzsc_dma_setup(struct ncr53c9x_softc *, uint8_t **, 92 1.16 aymeric size_t *, int, size_t *); 93 1.16 aymeric void bztzsc_dma_go(struct ncr53c9x_softc *); 94 1.16 aymeric void bztzsc_dma_stop(struct ncr53c9x_softc *); 95 1.16 aymeric int bztzsc_dma_isactive(struct ncr53c9x_softc *); 96 1.5 mhitch 97 1.5 mhitch struct ncr53c9x_glue bztzsc_glue = { 98 1.5 mhitch bztzsc_read_reg, 99 1.5 mhitch bztzsc_write_reg, 100 1.5 mhitch bztzsc_dma_isintr, 101 1.5 mhitch bztzsc_dma_reset, 102 1.5 mhitch bztzsc_dma_intr, 103 1.5 mhitch bztzsc_dma_setup, 104 1.5 mhitch bztzsc_dma_go, 105 1.5 mhitch bztzsc_dma_stop, 106 1.5 mhitch bztzsc_dma_isactive, 107 1.31 tsutsui NULL, 108 1.1 is }; 109 1.1 is 110 1.5 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */ 111 1.5 mhitch u_long bztzsc_max_dma = 1024; 112 1.5 mhitch extern int ser_open_speed; 113 1.5 mhitch 114 1.5 mhitch u_long bztzsc_cnt_pio = 0; /* number of PIO transfers */ 115 1.5 mhitch u_long bztzsc_cnt_dma = 0; /* number of DMA transfers */ 116 1.5 mhitch u_long bztzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */ 117 1.5 mhitch u_long bztzsc_cnt_dma3 = 0; /* number of pages combined */ 118 1.5 mhitch 119 1.5 mhitch #ifdef DEBUG 120 1.5 mhitch struct { 121 1.31 tsutsui uint8_t hardbits; 122 1.31 tsutsui uint8_t status; 123 1.31 tsutsui uint8_t xx; 124 1.31 tsutsui uint8_t yy; 125 1.5 mhitch } bztzsc_trace[128]; 126 1.5 mhitch int bztzsc_trace_ptr = 0; 127 1.5 mhitch int bztzsc_trace_enable = 1; 128 1.16 aymeric void bztzsc_dump(void); 129 1.5 mhitch #endif 130 1.1 is 131 1.1 is /* 132 1.5 mhitch * if we are a Phase5 Blizzard 2060 SCSI 133 1.1 is */ 134 1.1 is int 135 1.31 tsutsui bztzscmatch(device_t parent, cfdata_t cf, void *aux) 136 1.1 is { 137 1.1 is struct zbus_args *zap; 138 1.31 tsutsui volatile uint8_t *regs; 139 1.1 is 140 1.5 mhitch zap = aux; 141 1.6 mhitch if (zap->manid != 0x2140 || zap->prodid != 24) 142 1.31 tsutsui return 0; 143 1.31 tsutsui regs = &((volatile uint8_t *)zap->va)[0x1ff00]; 144 1.26 christos if (badaddr((void *)__UNVOLATILE(regs))) 145 1.31 tsutsui return 0; 146 1.5 mhitch regs[NCR_CFG1 * 4] = 0; 147 1.5 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7; 148 1.5 mhitch delay(5); 149 1.5 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7)) 150 1.31 tsutsui return 0; 151 1.31 tsutsui return 1; 152 1.1 is } 153 1.1 is 154 1.5 mhitch /* 155 1.5 mhitch * Attach this instance, and then all the sub-devices 156 1.5 mhitch */ 157 1.1 is void 158 1.31 tsutsui bztzscattach(device_t parent, device_t self, void *aux) 159 1.1 is { 160 1.31 tsutsui struct bztzsc_softc *bsc = device_private(self); 161 1.5 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x; 162 1.1 is struct zbus_args *zap; 163 1.5 mhitch extern u_long scsi_nosync; 164 1.5 mhitch extern int shift_nosync; 165 1.5 mhitch extern int ncr53c9x_debug; 166 1.5 mhitch 167 1.5 mhitch /* 168 1.5 mhitch * Set up the glue for MI code early; we use some of it here. 169 1.5 mhitch */ 170 1.31 tsutsui sc->sc_dev = self; 171 1.5 mhitch sc->sc_glue = &bztzsc_glue; 172 1.5 mhitch 173 1.5 mhitch /* 174 1.5 mhitch * Save the regs 175 1.5 mhitch */ 176 1.5 mhitch zap = aux; 177 1.31 tsutsui bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x1ff00]; 178 1.5 mhitch bsc->sc_dmabase = &bsc->sc_reg[0xf0]; 179 1.5 mhitch 180 1.24 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */ 181 1.5 mhitch 182 1.31 tsutsui aprint_normal(": address %p", bsc->sc_reg); 183 1.5 mhitch 184 1.5 mhitch sc->sc_id = 7; 185 1.5 mhitch 186 1.5 mhitch /* 187 1.5 mhitch * It is necessary to try to load the 2nd config register here, 188 1.5 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset 189 1.5 mhitch * will not set up the defaults correctly. 190 1.5 mhitch */ 191 1.5 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB; 192 1.5 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE; 193 1.5 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB; 194 1.5 mhitch sc->sc_rev = NCR_VARIANT_FAS216; 195 1.5 mhitch 196 1.5 mhitch /* 197 1.5 mhitch * This is the value used to start sync negotiations 198 1.5 mhitch * Note that the NCR register "SYNCTP" is programmed 199 1.5 mhitch * in "clocks per byte", and has a minimum value of 4. 200 1.5 mhitch * The SCSI period used in negotiation is one-fourth 201 1.5 mhitch * of the time (in nanoseconds) needed to transfer one byte. 202 1.5 mhitch * Since the chip's clock is given in MHz, we have the following 203 1.5 mhitch * formula: 4 * period = (1000 / freq) * 4 204 1.5 mhitch */ 205 1.5 mhitch sc->sc_minsync = 1000 / sc->sc_freq; 206 1.5 mhitch 207 1.5 mhitch /* 208 1.5 mhitch * get flags from -I argument and set cf_flags. 209 1.5 mhitch * NOTE: low 8 bits are to disable disconnect, and the next 210 1.5 mhitch * 8 bits are to disable sync. 211 1.5 mhitch */ 212 1.31 tsutsui device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync) 213 1.5 mhitch & 0xffff; 214 1.5 mhitch shift_nosync += 16; 215 1.5 mhitch 216 1.5 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */ 217 1.5 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff; 218 1.5 mhitch shift_nosync += 16; 219 1.5 mhitch 220 1.5 mhitch #if 1 221 1.5 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00) 222 1.5 mhitch sc->sc_minsync = 0; 223 1.5 mhitch #endif 224 1.1 is 225 1.5 mhitch /* Really no limit, but since we want to fit into the TCR... */ 226 1.5 mhitch sc->sc_maxxfer = 64 * 1024; 227 1.1 is 228 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */ 229 1.1 is 230 1.5 mhitch /* 231 1.5 mhitch * Configure interrupts. 232 1.5 mhitch */ 233 1.14 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr; 234 1.5 mhitch bsc->sc_isr.isr_arg = sc; 235 1.5 mhitch bsc->sc_isr.isr_ipl = 2; 236 1.5 mhitch add_isr(&bsc->sc_isr); 237 1.5 mhitch 238 1.5 mhitch /* 239 1.5 mhitch * Now try to attach all the sub-devices 240 1.5 mhitch */ 241 1.15 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request; 242 1.15 bouyer sc->sc_adapter.adapt_minphys = minphys; 243 1.15 bouyer ncr53c9x_attach(sc); 244 1.5 mhitch } 245 1.1 is 246 1.5 mhitch /* 247 1.5 mhitch * Glue functions. 248 1.5 mhitch */ 249 1.1 is 250 1.31 tsutsui uint8_t 251 1.16 aymeric bztzsc_read_reg(struct ncr53c9x_softc *sc, int reg) 252 1.5 mhitch { 253 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 254 1.1 is 255 1.5 mhitch return bsc->sc_reg[reg * 4]; 256 1.5 mhitch } 257 1.1 is 258 1.5 mhitch void 259 1.31 tsutsui bztzsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val) 260 1.5 mhitch { 261 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 262 1.31 tsutsui uint8_t v = val; 263 1.1 is 264 1.5 mhitch bsc->sc_reg[reg * 4] = v; 265 1.5 mhitch #ifdef DEBUG 266 1.13 thorpej if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ && 267 1.5 mhitch reg == NCR_CMD/* && bsc->sc_active*/) { 268 1.5 mhitch bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v; 269 1.5 mhitch /* printf(" cmd %x", v);*/ 270 1.5 mhitch } 271 1.5 mhitch #endif 272 1.5 mhitch } 273 1.1 is 274 1.5 mhitch int 275 1.16 aymeric bztzsc_dma_isintr(struct ncr53c9x_softc *sc) 276 1.5 mhitch { 277 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 278 1.1 is 279 1.5 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0) 280 1.5 mhitch return 0; 281 1.1 is 282 1.5 mhitch if (sc->sc_state == NCR_CONNECTED) 283 1.5 mhitch bsc->sc_reg[0xe0] = 0; /* Turn LED on */ 284 1.5 mhitch else 285 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */ 286 1.1 is 287 1.5 mhitch #ifdef DEBUG 288 1.13 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bztzsc_trace_enable) { 289 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4]; 290 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4]; 291 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active; 292 1.5 mhitch bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127; 293 1.1 is } 294 1.5 mhitch #endif 295 1.5 mhitch return 1; 296 1.1 is } 297 1.1 is 298 1.1 is void 299 1.16 aymeric bztzsc_dma_reset(struct ncr53c9x_softc *sc) 300 1.1 is { 301 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 302 1.5 mhitch 303 1.5 mhitch bsc->sc_active = 0; 304 1.1 is } 305 1.1 is 306 1.1 is int 307 1.16 aymeric bztzsc_dma_intr(struct ncr53c9x_softc *sc) 308 1.1 is { 309 1.5 mhitch register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 310 1.5 mhitch register int cnt; 311 1.1 is 312 1.5 mhitch NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ", 313 1.5 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat, 314 1.5 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF)); 315 1.5 mhitch if (bsc->sc_active == 0) { 316 1.5 mhitch printf("bztzsc_intr--inactive DMA\n"); 317 1.5 mhitch return -1; 318 1.5 mhitch } 319 1.1 is 320 1.5 mhitch /* update sc_dmaaddr and sc_pdmalen */ 321 1.5 mhitch cnt = bsc->sc_reg[NCR_TCL * 4]; 322 1.5 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8; 323 1.5 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16; 324 1.5 mhitch if (!bsc->sc_datain) { 325 1.5 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF; 326 1.5 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH; 327 1.5 mhitch } 328 1.5 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */ 329 1.5 mhitch NCR_DMA(("DMA xferred %d\n", cnt)); 330 1.5 mhitch if (bsc->sc_xfr_align) { 331 1.31 tsutsui memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt); 332 1.5 mhitch bsc->sc_xfr_align = 0; 333 1.1 is } 334 1.5 mhitch *bsc->sc_dmaaddr += cnt; 335 1.5 mhitch *bsc->sc_pdmalen -= cnt; 336 1.5 mhitch bsc->sc_active = 0; 337 1.5 mhitch return 0; 338 1.1 is } 339 1.1 is 340 1.1 is int 341 1.31 tsutsui bztzsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len, 342 1.16 aymeric int datain, size_t *dmasize) 343 1.5 mhitch { 344 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 345 1.12 is paddr_t pa; 346 1.31 tsutsui uint8_t *ptr; 347 1.5 mhitch size_t xfer; 348 1.5 mhitch 349 1.31 tsutsui bsc->sc_dmaaddr = addr; 350 1.5 mhitch bsc->sc_pdmalen = len; 351 1.5 mhitch bsc->sc_datain = datain; 352 1.5 mhitch bsc->sc_dmasize = *dmasize; 353 1.5 mhitch /* 354 1.5 mhitch * DMA can be nasty for high-speed serial input, so limit the 355 1.5 mhitch * size of this DMA operation if the serial port is running at 356 1.5 mhitch * a high speed (higher than 19200 for now - should be adjusted 357 1.21 wiz * based on CPU type and speed?). 358 1.5 mhitch * XXX - add serial speed check XXX 359 1.5 mhitch */ 360 1.5 mhitch if (ser_open_speed > 19200 && bztzsc_max_dma != 0 && 361 1.5 mhitch bsc->sc_dmasize > bztzsc_max_dma) 362 1.5 mhitch bsc->sc_dmasize = bztzsc_max_dma; 363 1.5 mhitch ptr = *addr; /* Kernel virtual address */ 364 1.5 mhitch pa = kvtop(ptr); /* Physical address of DMA */ 365 1.37 riastrad xfer = uimin(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1))); 366 1.5 mhitch bsc->sc_xfr_align = 0; 367 1.5 mhitch /* 368 1.5 mhitch * If output and unaligned, stuff odd byte into FIFO 369 1.5 mhitch */ 370 1.5 mhitch if (datain == 0 && (int)ptr & 1) { 371 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n")); 372 1.5 mhitch pa++; 373 1.5 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */ 374 1.5 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++; 375 1.5 mhitch } 376 1.5 mhitch /* 377 1.5 mhitch * If unaligned address, read unaligned bytes into alignment buffer 378 1.5 mhitch */ 379 1.5 mhitch else if ((int)ptr & 1) { 380 1.26 christos pa = kvtop((void *)&bsc->sc_alignbuf); 381 1.37 riastrad xfer = bsc->sc_dmasize = uimin(xfer, sizeof(bsc->sc_alignbuf)); 382 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer)); 383 1.5 mhitch bsc->sc_xfr_align = 1; 384 1.1 is } 385 1.5 mhitch ++bztzsc_cnt_dma; /* number of DMA operations */ 386 1.1 is 387 1.5 mhitch while (xfer < bsc->sc_dmasize) { 388 1.31 tsutsui if ((pa + xfer) != kvtop(*addr + xfer)) 389 1.5 mhitch break; 390 1.20 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE) 391 1.5 mhitch xfer = bsc->sc_dmasize; 392 1.5 mhitch else 393 1.20 thorpej xfer += PAGE_SIZE; 394 1.5 mhitch ++bztzsc_cnt_dma3; 395 1.5 mhitch } 396 1.5 mhitch if (xfer != *len) 397 1.5 mhitch ++bztzsc_cnt_dma2; 398 1.1 is 399 1.5 mhitch bsc->sc_dmasize = xfer; 400 1.5 mhitch *dmasize = bsc->sc_dmasize; 401 1.5 mhitch bsc->sc_pa = pa; 402 1.5 mhitch #if defined(M68040) || defined(M68060) 403 1.5 mhitch if (mmutype == MMU_68040) { 404 1.5 mhitch if (bsc->sc_xfr_align) { 405 1.5 mhitch dma_cachectl(bsc->sc_alignbuf, 406 1.5 mhitch sizeof(bsc->sc_alignbuf)); 407 1.5 mhitch } 408 1.5 mhitch else 409 1.5 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize); 410 1.5 mhitch } 411 1.5 mhitch #endif 412 1.1 is 413 1.5 mhitch pa >>= 1; 414 1.5 mhitch if (!bsc->sc_datain) 415 1.5 mhitch pa |= 0x80000000; 416 1.31 tsutsui bsc->sc_dmabase[12] = (uint8_t)(pa); 417 1.31 tsutsui bsc->sc_dmabase[8] = (uint8_t)(pa >> 8); 418 1.31 tsutsui bsc->sc_dmabase[4] = (uint8_t)(pa >> 16); 419 1.31 tsutsui bsc->sc_dmabase[0] = (uint8_t)(pa >> 24); 420 1.5 mhitch bsc->sc_active = 1; 421 1.5 mhitch return 0; 422 1.5 mhitch } 423 1.1 is 424 1.5 mhitch void 425 1.16 aymeric bztzsc_dma_go(struct ncr53c9x_softc *sc) 426 1.5 mhitch { 427 1.5 mhitch } 428 1.1 is 429 1.5 mhitch void 430 1.16 aymeric bztzsc_dma_stop(struct ncr53c9x_softc *sc) 431 1.5 mhitch { 432 1.5 mhitch } 433 1.1 is 434 1.5 mhitch int 435 1.16 aymeric bztzsc_dma_isactive(struct ncr53c9x_softc *sc) 436 1.5 mhitch { 437 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc; 438 1.1 is 439 1.5 mhitch return bsc->sc_active; 440 1.1 is } 441 1.1 is 442 1.5 mhitch #ifdef DEBUG 443 1.1 is void 444 1.16 aymeric bztzsc_dump(void) 445 1.1 is { 446 1.5 mhitch int i; 447 1.1 is 448 1.5 mhitch i = bztzsc_trace_ptr; 449 1.5 mhitch printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr); 450 1.5 mhitch do { 451 1.5 mhitch if (bztzsc_trace[i].hardbits == 0) { 452 1.5 mhitch i = (i + 1) & 127; 453 1.5 mhitch continue; 454 1.5 mhitch } 455 1.5 mhitch printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits, 456 1.5 mhitch bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy); 457 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_INT) 458 1.5 mhitch printf("NCRINT/"); 459 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_TC) 460 1.5 mhitch printf("NCRTC/"); 461 1.5 mhitch switch(bztzsc_trace[i].status & NCRSTAT_PHASE) { 462 1.5 mhitch case 0: 463 1.5 mhitch printf("dataout"); break; 464 1.5 mhitch case 1: 465 1.5 mhitch printf("datain"); break; 466 1.5 mhitch case 2: 467 1.5 mhitch printf("cmdout"); break; 468 1.5 mhitch case 3: 469 1.5 mhitch printf("status"); break; 470 1.5 mhitch case 6: 471 1.5 mhitch printf("msgout"); break; 472 1.5 mhitch case 7: 473 1.5 mhitch printf("msgin"); break; 474 1.5 mhitch default: 475 1.5 mhitch printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE); 476 1.5 mhitch } 477 1.5 mhitch printf(") "); 478 1.5 mhitch i = (i + 1) & 127; 479 1.5 mhitch } while (i != bztzsc_trace_ptr); 480 1.5 mhitch printf("\n"); 481 1.1 is } 482 1.5 mhitch #endif 483