Home | History | Annotate | Line # | Download | only in dev
bztzsc.c revision 1.12
      1  1.12       is /*	$NetBSD: bztzsc.c,v 1.12 1999/09/25 21:47:06 is Exp $	*/
      2   1.1       is 
      3   1.1       is /*
      4   1.5   mhitch  * Copyright (c) 1997 Michael L. Hitch
      5   1.1       is  * Copyright (c) 1996 Ignatios Souvatzis
      6   1.1       is  * Copyright (c) 1982, 1990 The Regents of the University of California.
      7   1.1       is  * All rights reserved.
      8   1.1       is  *
      9   1.1       is  * Redistribution and use in source and binary forms, with or without
     10   1.1       is  * modification, are permitted provided that the following conditions
     11   1.1       is  * are met:
     12   1.1       is  * 1. Redistributions of source code must retain the above copyright
     13   1.1       is  *    notice, this list of conditions and the following disclaimer.
     14   1.1       is  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1       is  *    notice, this list of conditions and the following disclaimer in the
     16   1.1       is  *    documentation and/or other materials provided with the distribution.
     17   1.1       is  * 3. All advertising materials mentioning features or use of this software
     18   1.1       is  *    must display the following acknowledgement:
     19   1.5   mhitch  *	This product contains software written by Ignatios Souvatzis and
     20   1.5   mhitch  *	Michael L. Hitch for the NetBSD project.
     21   1.1       is  * 4. Neither the name of the University nor the names of its contributors
     22   1.1       is  *    may be used to endorse or promote products derived from this software
     23   1.1       is  *    without specific prior written permission.
     24   1.1       is  *
     25   1.1       is  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26   1.1       is  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27   1.1       is  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28   1.1       is  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29   1.1       is  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30   1.1       is  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31   1.1       is  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32   1.1       is  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33   1.1       is  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34   1.1       is  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35   1.1       is  * SUCH DAMAGE.
     36   1.1       is  *
     37   1.1       is  */
     38   1.1       is 
     39   1.5   mhitch /*
     40   1.5   mhitch  * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis.  Conversion to
     41   1.5   mhitch  * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
     42   1.5   mhitch  */
     43   1.5   mhitch 
     44   1.5   mhitch #include <sys/types.h>
     45   1.1       is #include <sys/param.h>
     46   1.1       is #include <sys/systm.h>
     47   1.1       is #include <sys/kernel.h>
     48   1.5   mhitch #include <sys/errno.h>
     49   1.5   mhitch #include <sys/ioctl.h>
     50   1.1       is #include <sys/device.h>
     51   1.5   mhitch #include <sys/buf.h>
     52   1.5   mhitch #include <sys/proc.h>
     53   1.5   mhitch #include <sys/user.h>
     54   1.5   mhitch #include <sys/queue.h>
     55   1.5   mhitch 
     56   1.4   bouyer #include <dev/scsipi/scsi_all.h>
     57   1.4   bouyer #include <dev/scsipi/scsipi_all.h>
     58   1.4   bouyer #include <dev/scsipi/scsiconf.h>
     59   1.5   mhitch #include <dev/scsipi/scsi_message.h>
     60   1.5   mhitch 
     61   1.5   mhitch #include <machine/cpu.h>
     62   1.5   mhitch #include <machine/param.h>
     63   1.5   mhitch 
     64   1.5   mhitch #include <dev/ic/ncr53c9xreg.h>
     65   1.5   mhitch #include <dev/ic/ncr53c9xvar.h>
     66   1.5   mhitch 
     67   1.1       is #include <amiga/amiga/isr.h>
     68   1.5   mhitch #include <amiga/dev/bztzscvar.h>
     69   1.1       is #include <amiga/dev/zbusvar.h>
     70   1.1       is 
     71   1.5   mhitch void	bztzscattach	__P((struct device *, struct device *, void *));
     72   1.5   mhitch int	bztzscmatch	__P((struct device *, struct cfdata *, void *));
     73   1.5   mhitch 
     74   1.5   mhitch /* Linkup to the rest of the kernel */
     75   1.5   mhitch struct cfattach bztzsc_ca = {
     76   1.5   mhitch 	sizeof(struct bztzsc_softc), bztzscmatch, bztzscattach
     77   1.1       is };
     78   1.1       is 
     79   1.5   mhitch struct scsipi_device bztzsc_dev = {
     80   1.5   mhitch 	NULL,			/* Use default error handler */
     81   1.5   mhitch 	NULL,			/* have a queue, served by this */
     82   1.5   mhitch 	NULL,			/* have no async handler */
     83   1.5   mhitch 	NULL,			/* Use default 'done' routine */
     84   1.1       is };
     85   1.1       is 
     86   1.5   mhitch /*
     87   1.5   mhitch  * Functions and the switch for the MI code.
     88   1.5   mhitch  */
     89   1.5   mhitch u_char	bztzsc_read_reg __P((struct ncr53c9x_softc *, int));
     90   1.5   mhitch void	bztzsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
     91   1.5   mhitch int	bztzsc_dma_isintr __P((struct ncr53c9x_softc *));
     92   1.5   mhitch void	bztzsc_dma_reset __P((struct ncr53c9x_softc *));
     93   1.5   mhitch int	bztzsc_dma_intr __P((struct ncr53c9x_softc *));
     94   1.5   mhitch int	bztzsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
     95   1.5   mhitch 	    size_t *, int, size_t *));
     96   1.5   mhitch void	bztzsc_dma_go __P((struct ncr53c9x_softc *));
     97   1.5   mhitch void	bztzsc_dma_stop __P((struct ncr53c9x_softc *));
     98   1.5   mhitch int	bztzsc_dma_isactive __P((struct ncr53c9x_softc *));
     99   1.5   mhitch 
    100   1.5   mhitch struct ncr53c9x_glue bztzsc_glue = {
    101   1.5   mhitch 	bztzsc_read_reg,
    102   1.5   mhitch 	bztzsc_write_reg,
    103   1.5   mhitch 	bztzsc_dma_isintr,
    104   1.5   mhitch 	bztzsc_dma_reset,
    105   1.5   mhitch 	bztzsc_dma_intr,
    106   1.5   mhitch 	bztzsc_dma_setup,
    107   1.5   mhitch 	bztzsc_dma_go,
    108   1.5   mhitch 	bztzsc_dma_stop,
    109   1.5   mhitch 	bztzsc_dma_isactive,
    110   1.5   mhitch 	0,
    111   1.1       is };
    112   1.1       is 
    113   1.5   mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    114   1.5   mhitch u_long bztzsc_max_dma = 1024;
    115   1.5   mhitch extern int ser_open_speed;
    116   1.5   mhitch 
    117   1.5   mhitch u_long bztzsc_cnt_pio = 0;	/* number of PIO transfers */
    118   1.5   mhitch u_long bztzsc_cnt_dma = 0;	/* number of DMA transfers */
    119   1.5   mhitch u_long bztzsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    120   1.5   mhitch u_long bztzsc_cnt_dma3 = 0;	/* number of pages combined */
    121   1.5   mhitch 
    122   1.5   mhitch #ifdef DEBUG
    123   1.5   mhitch struct {
    124   1.5   mhitch 	u_char hardbits;
    125   1.5   mhitch 	u_char status;
    126   1.5   mhitch 	u_char xx;
    127   1.5   mhitch 	u_char yy;
    128   1.5   mhitch } bztzsc_trace[128];
    129   1.5   mhitch int bztzsc_trace_ptr = 0;
    130   1.5   mhitch int bztzsc_trace_enable = 1;
    131   1.5   mhitch void bztzsc_dump __P((void));
    132   1.5   mhitch #endif
    133   1.1       is 
    134   1.1       is /*
    135   1.5   mhitch  * if we are a Phase5 Blizzard 2060 SCSI
    136   1.1       is  */
    137   1.1       is int
    138   1.5   mhitch bztzscmatch(parent, cf, aux)
    139   1.5   mhitch 	struct device *parent;
    140   1.5   mhitch 	struct cfdata *cf;
    141   1.5   mhitch 	void *aux;
    142   1.1       is {
    143   1.1       is 	struct zbus_args *zap;
    144   1.5   mhitch 	volatile u_char *regs;
    145   1.1       is 
    146   1.5   mhitch 	zap = aux;
    147   1.6   mhitch 	if (zap->manid != 0x2140 || zap->prodid != 24)
    148   1.1       is 		return(0);
    149   1.5   mhitch 	regs = &((volatile u_char *)zap->va)[0x1ff00];
    150   1.5   mhitch 	if (badaddr((caddr_t)regs))
    151   1.1       is 		return(0);
    152   1.5   mhitch 	regs[NCR_CFG1 * 4] = 0;
    153   1.5   mhitch 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    154   1.5   mhitch 	delay(5);
    155   1.5   mhitch 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    156   1.1       is 		return(0);
    157   1.1       is 	return(1);
    158   1.1       is }
    159   1.1       is 
    160   1.5   mhitch /*
    161   1.5   mhitch  * Attach this instance, and then all the sub-devices
    162   1.5   mhitch  */
    163   1.1       is void
    164   1.5   mhitch bztzscattach(parent, self, aux)
    165   1.5   mhitch 	struct device *parent, *self;
    166   1.5   mhitch 	void *aux;
    167   1.1       is {
    168   1.5   mhitch 	struct bztzsc_softc *bsc = (void *)self;
    169   1.5   mhitch 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    170   1.1       is 	struct zbus_args  *zap;
    171   1.5   mhitch 	extern u_long scsi_nosync;
    172   1.5   mhitch 	extern int shift_nosync;
    173   1.5   mhitch 	extern int ncr53c9x_debug;
    174   1.5   mhitch 
    175   1.5   mhitch 	/*
    176   1.5   mhitch 	 * Set up the glue for MI code early; we use some of it here.
    177   1.5   mhitch 	 */
    178   1.5   mhitch 	sc->sc_glue = &bztzsc_glue;
    179   1.5   mhitch 
    180   1.5   mhitch 	/*
    181   1.5   mhitch 	 * Save the regs
    182   1.5   mhitch 	 */
    183   1.5   mhitch 	zap = aux;
    184   1.5   mhitch 	bsc->sc_reg = &((volatile u_char *)zap->va)[0x1ff00];
    185   1.5   mhitch 	bsc->sc_dmabase = &bsc->sc_reg[0xf0];
    186   1.5   mhitch 
    187   1.5   mhitch 	sc->sc_freq = 40;		/* Clocked at 40Mhz */
    188   1.5   mhitch 
    189   1.5   mhitch 	printf(": address %p", bsc->sc_reg);
    190   1.5   mhitch 
    191   1.5   mhitch 	sc->sc_id = 7;
    192   1.5   mhitch 
    193   1.5   mhitch 	/*
    194   1.5   mhitch 	 * It is necessary to try to load the 2nd config register here,
    195   1.5   mhitch 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    196   1.5   mhitch 	 * will not set up the defaults correctly.
    197   1.5   mhitch 	 */
    198   1.5   mhitch 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    199   1.5   mhitch 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    200   1.5   mhitch 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    201   1.5   mhitch 	sc->sc_rev = NCR_VARIANT_FAS216;
    202   1.5   mhitch 
    203   1.5   mhitch 	/*
    204   1.5   mhitch 	 * This is the value used to start sync negotiations
    205   1.5   mhitch 	 * Note that the NCR register "SYNCTP" is programmed
    206   1.5   mhitch 	 * in "clocks per byte", and has a minimum value of 4.
    207   1.5   mhitch 	 * The SCSI period used in negotiation is one-fourth
    208   1.5   mhitch 	 * of the time (in nanoseconds) needed to transfer one byte.
    209   1.5   mhitch 	 * Since the chip's clock is given in MHz, we have the following
    210   1.5   mhitch 	 * formula: 4 * period = (1000 / freq) * 4
    211   1.5   mhitch 	 */
    212   1.5   mhitch 	sc->sc_minsync = 1000 / sc->sc_freq;
    213   1.5   mhitch 
    214   1.5   mhitch 	/*
    215   1.5   mhitch 	 * get flags from -I argument and set cf_flags.
    216   1.5   mhitch 	 * NOTE: low 8 bits are to disable disconnect, and the next
    217   1.5   mhitch 	 *       8 bits are to disable sync.
    218   1.5   mhitch 	 */
    219   1.5   mhitch 	sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
    220   1.5   mhitch 	    & 0xffff;
    221   1.5   mhitch 	shift_nosync += 16;
    222   1.5   mhitch 
    223   1.5   mhitch 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    224   1.5   mhitch 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    225   1.5   mhitch 	shift_nosync += 16;
    226   1.5   mhitch 
    227   1.5   mhitch #if 1
    228   1.5   mhitch 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    229   1.5   mhitch 		sc->sc_minsync = 0;
    230   1.5   mhitch #endif
    231   1.1       is 
    232   1.5   mhitch 	/* Really no limit, but since we want to fit into the TCR... */
    233   1.5   mhitch 	sc->sc_maxxfer = 64 * 1024;
    234   1.1       is 
    235   1.5   mhitch 	bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    236   1.1       is 
    237   1.5   mhitch 	/*
    238   1.5   mhitch 	 * Configure interrupts.
    239   1.5   mhitch 	 */
    240   1.5   mhitch 	bsc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
    241   1.5   mhitch 	bsc->sc_isr.isr_arg  = sc;
    242   1.5   mhitch 	bsc->sc_isr.isr_ipl  = 2;
    243   1.5   mhitch 	add_isr(&bsc->sc_isr);
    244   1.5   mhitch 
    245   1.5   mhitch 	/*
    246   1.5   mhitch 	 * Now try to attach all the sub-devices
    247   1.5   mhitch 	 */
    248  1.11  thorpej 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    249  1.11  thorpej 	sc->sc_adapter.scsipi_minphys = minphys;
    250  1.11  thorpej 	ncr53c9x_attach(sc, &bztzsc_dev);
    251   1.5   mhitch }
    252   1.1       is 
    253   1.5   mhitch /*
    254   1.5   mhitch  * Glue functions.
    255   1.5   mhitch  */
    256   1.1       is 
    257   1.5   mhitch u_char
    258   1.5   mhitch bztzsc_read_reg(sc, reg)
    259   1.5   mhitch 	struct ncr53c9x_softc *sc;
    260   1.5   mhitch 	int reg;
    261   1.5   mhitch {
    262   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    263   1.1       is 
    264   1.5   mhitch 	return bsc->sc_reg[reg * 4];
    265   1.5   mhitch }
    266   1.1       is 
    267   1.5   mhitch void
    268   1.5   mhitch bztzsc_write_reg(sc, reg, val)
    269   1.5   mhitch 	struct ncr53c9x_softc *sc;
    270   1.5   mhitch 	int reg;
    271   1.5   mhitch 	u_char val;
    272   1.5   mhitch {
    273   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    274   1.5   mhitch 	u_char v = val;
    275   1.1       is 
    276   1.5   mhitch 	bsc->sc_reg[reg * 4] = v;
    277   1.5   mhitch #ifdef DEBUG
    278   1.5   mhitch if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL*/ &&
    279   1.5   mhitch   reg == NCR_CMD/* && bsc->sc_active*/) {
    280   1.5   mhitch   bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
    281   1.5   mhitch /*  printf(" cmd %x", v);*/
    282   1.5   mhitch }
    283   1.5   mhitch #endif
    284   1.5   mhitch }
    285   1.1       is 
    286   1.5   mhitch int
    287   1.5   mhitch bztzsc_dma_isintr(sc)
    288   1.5   mhitch 	struct ncr53c9x_softc *sc;
    289   1.5   mhitch {
    290   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    291   1.1       is 
    292   1.5   mhitch 	if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    293   1.5   mhitch 		return 0;
    294   1.1       is 
    295   1.5   mhitch 	if (sc->sc_state == NCR_CONNECTED)
    296   1.5   mhitch 		bsc->sc_reg[0xe0] = 0;			/* Turn LED on */
    297   1.5   mhitch 	else
    298   1.5   mhitch 		bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    299   1.1       is 
    300   1.5   mhitch #ifdef DEBUG
    301   1.5   mhitch if (/*sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL &&*/ bztzsc_trace_enable) {
    302   1.5   mhitch   bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
    303   1.5   mhitch   bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
    304   1.5   mhitch   bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
    305   1.5   mhitch   bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
    306   1.1       is }
    307   1.5   mhitch #endif
    308   1.5   mhitch 	return 1;
    309   1.1       is }
    310   1.1       is 
    311   1.1       is void
    312   1.5   mhitch bztzsc_dma_reset(sc)
    313   1.5   mhitch 	struct ncr53c9x_softc *sc;
    314   1.1       is {
    315   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    316   1.5   mhitch 
    317   1.5   mhitch 	bsc->sc_active = 0;
    318   1.1       is }
    319   1.1       is 
    320   1.1       is int
    321   1.5   mhitch bztzsc_dma_intr(sc)
    322   1.5   mhitch 	struct ncr53c9x_softc *sc;
    323   1.1       is {
    324   1.5   mhitch 	register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    325   1.5   mhitch 	register int	cnt;
    326   1.1       is 
    327   1.5   mhitch 	NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    328   1.5   mhitch 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    329   1.5   mhitch 	    bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    330   1.5   mhitch 	if (bsc->sc_active == 0) {
    331   1.5   mhitch 		printf("bztzsc_intr--inactive DMA\n");
    332   1.5   mhitch 		return -1;
    333   1.5   mhitch 	}
    334   1.1       is 
    335   1.5   mhitch 	/* update sc_dmaaddr and sc_pdmalen */
    336   1.5   mhitch 	cnt = bsc->sc_reg[NCR_TCL * 4];
    337   1.5   mhitch 	cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
    338   1.5   mhitch 	cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
    339   1.5   mhitch 	if (!bsc->sc_datain) {
    340   1.5   mhitch 		cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    341   1.5   mhitch 		bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    342   1.5   mhitch 	}
    343   1.5   mhitch 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    344   1.5   mhitch 	NCR_DMA(("DMA xferred %d\n", cnt));
    345   1.5   mhitch 	if (bsc->sc_xfr_align) {
    346   1.5   mhitch 		bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
    347   1.5   mhitch 		bsc->sc_xfr_align = 0;
    348   1.1       is 	}
    349   1.5   mhitch 	*bsc->sc_dmaaddr += cnt;
    350   1.5   mhitch 	*bsc->sc_pdmalen -= cnt;
    351   1.5   mhitch 	bsc->sc_active = 0;
    352   1.5   mhitch 	return 0;
    353   1.1       is }
    354   1.1       is 
    355   1.1       is int
    356   1.5   mhitch bztzsc_dma_setup(sc, addr, len, datain, dmasize)
    357   1.5   mhitch 	struct ncr53c9x_softc *sc;
    358   1.5   mhitch 	caddr_t *addr;
    359   1.5   mhitch 	size_t *len;
    360   1.5   mhitch 	int datain;
    361   1.5   mhitch 	size_t *dmasize;
    362   1.5   mhitch {
    363   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    364  1.12       is 	paddr_t pa;
    365   1.5   mhitch 	u_char *ptr;
    366   1.5   mhitch 	size_t xfer;
    367   1.5   mhitch 
    368   1.5   mhitch 	bsc->sc_dmaaddr = addr;
    369   1.5   mhitch 	bsc->sc_pdmalen = len;
    370   1.5   mhitch 	bsc->sc_datain = datain;
    371   1.5   mhitch 	bsc->sc_dmasize = *dmasize;
    372   1.5   mhitch 	/*
    373   1.5   mhitch 	 * DMA can be nasty for high-speed serial input, so limit the
    374   1.5   mhitch 	 * size of this DMA operation if the serial port is running at
    375   1.5   mhitch 	 * a high speed (higher than 19200 for now - should be adjusted
    376   1.5   mhitch 	 * based on cpu type and speed?).
    377   1.5   mhitch 	 * XXX - add serial speed check XXX
    378   1.5   mhitch 	 */
    379   1.5   mhitch 	if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
    380   1.5   mhitch 	    bsc->sc_dmasize > bztzsc_max_dma)
    381   1.5   mhitch 		bsc->sc_dmasize = bztzsc_max_dma;
    382   1.5   mhitch 	ptr = *addr;			/* Kernel virtual address */
    383   1.5   mhitch 	pa = kvtop(ptr);		/* Physical address of DMA */
    384   1.5   mhitch 	xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
    385   1.5   mhitch 	bsc->sc_xfr_align = 0;
    386   1.5   mhitch 	/*
    387   1.5   mhitch 	 * If output and unaligned, stuff odd byte into FIFO
    388   1.5   mhitch 	 */
    389   1.5   mhitch 	if (datain == 0 && (int)ptr & 1) {
    390   1.5   mhitch 		NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
    391   1.5   mhitch 		pa++;
    392   1.5   mhitch 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    393   1.5   mhitch 		bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
    394   1.5   mhitch 	}
    395   1.5   mhitch 	/*
    396   1.5   mhitch 	 * If unaligned address, read unaligned bytes into alignment buffer
    397   1.5   mhitch 	 */
    398   1.5   mhitch 	else if ((int)ptr & 1) {
    399   1.5   mhitch 		pa = kvtop((caddr_t)&bsc->sc_alignbuf);
    400   1.5   mhitch 		xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
    401   1.5   mhitch 		NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
    402   1.5   mhitch 		bsc->sc_xfr_align = 1;
    403   1.1       is 	}
    404   1.5   mhitch ++bztzsc_cnt_dma;		/* number of DMA operations */
    405   1.1       is 
    406   1.5   mhitch 	while (xfer < bsc->sc_dmasize) {
    407   1.5   mhitch 		if ((pa + xfer) != kvtop(*addr + xfer))
    408   1.5   mhitch 			break;
    409   1.5   mhitch 		if ((bsc->sc_dmasize - xfer) < NBPG)
    410   1.5   mhitch 			xfer = bsc->sc_dmasize;
    411   1.5   mhitch 		else
    412   1.5   mhitch 			xfer += NBPG;
    413   1.5   mhitch ++bztzsc_cnt_dma3;
    414   1.5   mhitch 	}
    415   1.5   mhitch if (xfer != *len)
    416   1.5   mhitch   ++bztzsc_cnt_dma2;
    417   1.1       is 
    418   1.5   mhitch 	bsc->sc_dmasize = xfer;
    419   1.5   mhitch 	*dmasize = bsc->sc_dmasize;
    420   1.5   mhitch 	bsc->sc_pa = pa;
    421   1.5   mhitch #if defined(M68040) || defined(M68060)
    422   1.5   mhitch 	if (mmutype == MMU_68040) {
    423   1.5   mhitch 		if (bsc->sc_xfr_align) {
    424   1.5   mhitch 			dma_cachectl(bsc->sc_alignbuf,
    425   1.5   mhitch 			    sizeof(bsc->sc_alignbuf));
    426   1.5   mhitch 		}
    427   1.5   mhitch 		else
    428   1.5   mhitch 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    429   1.5   mhitch 	}
    430   1.5   mhitch #endif
    431   1.1       is 
    432   1.5   mhitch 	pa >>= 1;
    433   1.5   mhitch 	if (!bsc->sc_datain)
    434   1.5   mhitch 		pa |= 0x80000000;
    435   1.5   mhitch 	bsc->sc_dmabase[12] = (u_int8_t)(pa);
    436   1.5   mhitch 	bsc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
    437   1.5   mhitch 	bsc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
    438   1.5   mhitch 	bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
    439   1.5   mhitch 	bsc->sc_active = 1;
    440   1.5   mhitch 	return 0;
    441   1.5   mhitch }
    442   1.1       is 
    443   1.5   mhitch void
    444   1.5   mhitch bztzsc_dma_go(sc)
    445   1.5   mhitch 	struct ncr53c9x_softc *sc;
    446   1.5   mhitch {
    447   1.5   mhitch }
    448   1.1       is 
    449   1.5   mhitch void
    450   1.5   mhitch bztzsc_dma_stop(sc)
    451   1.5   mhitch 	struct ncr53c9x_softc *sc;
    452   1.5   mhitch {
    453   1.5   mhitch }
    454   1.1       is 
    455   1.5   mhitch int
    456   1.5   mhitch bztzsc_dma_isactive(sc)
    457   1.5   mhitch 	struct ncr53c9x_softc *sc;
    458   1.5   mhitch {
    459   1.5   mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    460   1.1       is 
    461   1.5   mhitch 	return bsc->sc_active;
    462   1.1       is }
    463   1.1       is 
    464   1.5   mhitch #ifdef DEBUG
    465   1.1       is void
    466   1.5   mhitch bztzsc_dump()
    467   1.1       is {
    468   1.5   mhitch 	int i;
    469   1.1       is 
    470   1.5   mhitch 	i = bztzsc_trace_ptr;
    471   1.5   mhitch 	printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
    472   1.5   mhitch 	do {
    473   1.5   mhitch 		if (bztzsc_trace[i].hardbits == 0) {
    474   1.5   mhitch 			i = (i + 1) & 127;
    475   1.5   mhitch 			continue;
    476   1.5   mhitch 		}
    477   1.5   mhitch 		printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
    478   1.5   mhitch 		    bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
    479   1.5   mhitch 		if (bztzsc_trace[i].status & NCRSTAT_INT)
    480   1.5   mhitch 			printf("NCRINT/");
    481   1.5   mhitch 		if (bztzsc_trace[i].status & NCRSTAT_TC)
    482   1.5   mhitch 			printf("NCRTC/");
    483   1.5   mhitch 		switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
    484   1.5   mhitch 		case 0:
    485   1.5   mhitch 			printf("dataout"); break;
    486   1.5   mhitch 		case 1:
    487   1.5   mhitch 			printf("datain"); break;
    488   1.5   mhitch 		case 2:
    489   1.5   mhitch 			printf("cmdout"); break;
    490   1.5   mhitch 		case 3:
    491   1.5   mhitch 			printf("status"); break;
    492   1.5   mhitch 		case 6:
    493   1.5   mhitch 			printf("msgout"); break;
    494   1.5   mhitch 		case 7:
    495   1.5   mhitch 			printf("msgin"); break;
    496   1.5   mhitch 		default:
    497   1.5   mhitch 			printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
    498   1.5   mhitch 		}
    499   1.5   mhitch 		printf(") ");
    500   1.5   mhitch 		i = (i + 1) & 127;
    501   1.5   mhitch 	} while (i != bztzsc_trace_ptr);
    502   1.5   mhitch 	printf("\n");
    503   1.1       is }
    504   1.5   mhitch #endif
    505