bztzsc.c revision 1.17 1 1.17 aymeric /* $NetBSD: bztzsc.c,v 1.17 2002/01/28 09:56:52 aymeric Exp $ */
2 1.1 is
3 1.1 is /*
4 1.5 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 is * Copyright (c) 1996 Ignatios Souvatzis
6 1.1 is * Copyright (c) 1982, 1990 The Regents of the University of California.
7 1.1 is * All rights reserved.
8 1.1 is *
9 1.1 is * Redistribution and use in source and binary forms, with or without
10 1.1 is * modification, are permitted provided that the following conditions
11 1.1 is * are met:
12 1.1 is * 1. Redistributions of source code must retain the above copyright
13 1.1 is * notice, this list of conditions and the following disclaimer.
14 1.1 is * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 is * notice, this list of conditions and the following disclaimer in the
16 1.1 is * documentation and/or other materials provided with the distribution.
17 1.1 is * 3. All advertising materials mentioning features or use of this software
18 1.1 is * must display the following acknowledgement:
19 1.5 mhitch * This product contains software written by Ignatios Souvatzis and
20 1.5 mhitch * Michael L. Hitch for the NetBSD project.
21 1.1 is * 4. Neither the name of the University nor the names of its contributors
22 1.1 is * may be used to endorse or promote products derived from this software
23 1.1 is * without specific prior written permission.
24 1.1 is *
25 1.1 is * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 is * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 is * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 is * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 is * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 is * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 is * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 is * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 is * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 is * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 is * SUCH DAMAGE.
36 1.1 is *
37 1.1 is */
38 1.1 is
39 1.5 mhitch /*
40 1.5 mhitch * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis. Conversion to
41 1.5 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
42 1.5 mhitch */
43 1.17 aymeric
44 1.17 aymeric #include <sys/cdefs.h>
45 1.17 aymeric __KERNEL_RCSID(0, "$NetBSD: bztzsc.c,v 1.17 2002/01/28 09:56:52 aymeric Exp $");
46 1.5 mhitch
47 1.5 mhitch #include <sys/types.h>
48 1.1 is #include <sys/param.h>
49 1.1 is #include <sys/systm.h>
50 1.1 is #include <sys/kernel.h>
51 1.5 mhitch #include <sys/errno.h>
52 1.5 mhitch #include <sys/ioctl.h>
53 1.1 is #include <sys/device.h>
54 1.5 mhitch #include <sys/buf.h>
55 1.5 mhitch #include <sys/proc.h>
56 1.5 mhitch #include <sys/user.h>
57 1.5 mhitch #include <sys/queue.h>
58 1.5 mhitch
59 1.4 bouyer #include <dev/scsipi/scsi_all.h>
60 1.4 bouyer #include <dev/scsipi/scsipi_all.h>
61 1.4 bouyer #include <dev/scsipi/scsiconf.h>
62 1.5 mhitch #include <dev/scsipi/scsi_message.h>
63 1.5 mhitch
64 1.5 mhitch #include <machine/cpu.h>
65 1.5 mhitch #include <machine/param.h>
66 1.5 mhitch
67 1.5 mhitch #include <dev/ic/ncr53c9xreg.h>
68 1.5 mhitch #include <dev/ic/ncr53c9xvar.h>
69 1.5 mhitch
70 1.1 is #include <amiga/amiga/isr.h>
71 1.5 mhitch #include <amiga/dev/bztzscvar.h>
72 1.1 is #include <amiga/dev/zbusvar.h>
73 1.1 is
74 1.16 aymeric void bztzscattach(struct device *, struct device *, void *);
75 1.16 aymeric int bztzscmatch(struct device *, struct cfdata *, void *);
76 1.5 mhitch
77 1.5 mhitch /* Linkup to the rest of the kernel */
78 1.5 mhitch struct cfattach bztzsc_ca = {
79 1.5 mhitch sizeof(struct bztzsc_softc), bztzscmatch, bztzscattach
80 1.1 is };
81 1.1 is
82 1.5 mhitch /*
83 1.5 mhitch * Functions and the switch for the MI code.
84 1.5 mhitch */
85 1.16 aymeric u_char bztzsc_read_reg(struct ncr53c9x_softc *, int);
86 1.16 aymeric void bztzsc_write_reg(struct ncr53c9x_softc *, int, u_char);
87 1.16 aymeric int bztzsc_dma_isintr(struct ncr53c9x_softc *);
88 1.16 aymeric void bztzsc_dma_reset(struct ncr53c9x_softc *);
89 1.16 aymeric int bztzsc_dma_intr(struct ncr53c9x_softc *);
90 1.16 aymeric int bztzsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
91 1.16 aymeric size_t *, int, size_t *);
92 1.16 aymeric void bztzsc_dma_go(struct ncr53c9x_softc *);
93 1.16 aymeric void bztzsc_dma_stop(struct ncr53c9x_softc *);
94 1.16 aymeric int bztzsc_dma_isactive(struct ncr53c9x_softc *);
95 1.5 mhitch
96 1.5 mhitch struct ncr53c9x_glue bztzsc_glue = {
97 1.5 mhitch bztzsc_read_reg,
98 1.5 mhitch bztzsc_write_reg,
99 1.5 mhitch bztzsc_dma_isintr,
100 1.5 mhitch bztzsc_dma_reset,
101 1.5 mhitch bztzsc_dma_intr,
102 1.5 mhitch bztzsc_dma_setup,
103 1.5 mhitch bztzsc_dma_go,
104 1.5 mhitch bztzsc_dma_stop,
105 1.5 mhitch bztzsc_dma_isactive,
106 1.5 mhitch 0,
107 1.1 is };
108 1.1 is
109 1.5 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
110 1.5 mhitch u_long bztzsc_max_dma = 1024;
111 1.5 mhitch extern int ser_open_speed;
112 1.5 mhitch
113 1.5 mhitch u_long bztzsc_cnt_pio = 0; /* number of PIO transfers */
114 1.5 mhitch u_long bztzsc_cnt_dma = 0; /* number of DMA transfers */
115 1.5 mhitch u_long bztzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
116 1.5 mhitch u_long bztzsc_cnt_dma3 = 0; /* number of pages combined */
117 1.5 mhitch
118 1.5 mhitch #ifdef DEBUG
119 1.5 mhitch struct {
120 1.5 mhitch u_char hardbits;
121 1.5 mhitch u_char status;
122 1.5 mhitch u_char xx;
123 1.5 mhitch u_char yy;
124 1.5 mhitch } bztzsc_trace[128];
125 1.5 mhitch int bztzsc_trace_ptr = 0;
126 1.5 mhitch int bztzsc_trace_enable = 1;
127 1.16 aymeric void bztzsc_dump(void);
128 1.5 mhitch #endif
129 1.1 is
130 1.1 is /*
131 1.5 mhitch * if we are a Phase5 Blizzard 2060 SCSI
132 1.1 is */
133 1.1 is int
134 1.16 aymeric bztzscmatch(struct device *parent, struct cfdata *cf, void *aux)
135 1.1 is {
136 1.1 is struct zbus_args *zap;
137 1.5 mhitch volatile u_char *regs;
138 1.1 is
139 1.5 mhitch zap = aux;
140 1.6 mhitch if (zap->manid != 0x2140 || zap->prodid != 24)
141 1.1 is return(0);
142 1.5 mhitch regs = &((volatile u_char *)zap->va)[0x1ff00];
143 1.5 mhitch if (badaddr((caddr_t)regs))
144 1.1 is return(0);
145 1.5 mhitch regs[NCR_CFG1 * 4] = 0;
146 1.5 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
147 1.5 mhitch delay(5);
148 1.5 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
149 1.1 is return(0);
150 1.1 is return(1);
151 1.1 is }
152 1.1 is
153 1.5 mhitch /*
154 1.5 mhitch * Attach this instance, and then all the sub-devices
155 1.5 mhitch */
156 1.1 is void
157 1.16 aymeric bztzscattach(struct device *parent, struct device *self, void *aux)
158 1.1 is {
159 1.5 mhitch struct bztzsc_softc *bsc = (void *)self;
160 1.5 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
161 1.1 is struct zbus_args *zap;
162 1.5 mhitch extern u_long scsi_nosync;
163 1.5 mhitch extern int shift_nosync;
164 1.5 mhitch extern int ncr53c9x_debug;
165 1.5 mhitch
166 1.5 mhitch /*
167 1.5 mhitch * Set up the glue for MI code early; we use some of it here.
168 1.5 mhitch */
169 1.5 mhitch sc->sc_glue = &bztzsc_glue;
170 1.5 mhitch
171 1.5 mhitch /*
172 1.5 mhitch * Save the regs
173 1.5 mhitch */
174 1.5 mhitch zap = aux;
175 1.5 mhitch bsc->sc_reg = &((volatile u_char *)zap->va)[0x1ff00];
176 1.5 mhitch bsc->sc_dmabase = &bsc->sc_reg[0xf0];
177 1.5 mhitch
178 1.5 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
179 1.5 mhitch
180 1.5 mhitch printf(": address %p", bsc->sc_reg);
181 1.5 mhitch
182 1.5 mhitch sc->sc_id = 7;
183 1.5 mhitch
184 1.5 mhitch /*
185 1.5 mhitch * It is necessary to try to load the 2nd config register here,
186 1.5 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
187 1.5 mhitch * will not set up the defaults correctly.
188 1.5 mhitch */
189 1.5 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
190 1.5 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
191 1.5 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
192 1.5 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
193 1.5 mhitch
194 1.5 mhitch /*
195 1.5 mhitch * This is the value used to start sync negotiations
196 1.5 mhitch * Note that the NCR register "SYNCTP" is programmed
197 1.5 mhitch * in "clocks per byte", and has a minimum value of 4.
198 1.5 mhitch * The SCSI period used in negotiation is one-fourth
199 1.5 mhitch * of the time (in nanoseconds) needed to transfer one byte.
200 1.5 mhitch * Since the chip's clock is given in MHz, we have the following
201 1.5 mhitch * formula: 4 * period = (1000 / freq) * 4
202 1.5 mhitch */
203 1.5 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
204 1.5 mhitch
205 1.5 mhitch /*
206 1.5 mhitch * get flags from -I argument and set cf_flags.
207 1.5 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
208 1.5 mhitch * 8 bits are to disable sync.
209 1.5 mhitch */
210 1.5 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
211 1.5 mhitch & 0xffff;
212 1.5 mhitch shift_nosync += 16;
213 1.5 mhitch
214 1.5 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
215 1.5 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
216 1.5 mhitch shift_nosync += 16;
217 1.5 mhitch
218 1.5 mhitch #if 1
219 1.5 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
220 1.5 mhitch sc->sc_minsync = 0;
221 1.5 mhitch #endif
222 1.1 is
223 1.5 mhitch /* Really no limit, but since we want to fit into the TCR... */
224 1.5 mhitch sc->sc_maxxfer = 64 * 1024;
225 1.1 is
226 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
227 1.1 is
228 1.5 mhitch /*
229 1.5 mhitch * Configure interrupts.
230 1.5 mhitch */
231 1.14 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr;
232 1.5 mhitch bsc->sc_isr.isr_arg = sc;
233 1.5 mhitch bsc->sc_isr.isr_ipl = 2;
234 1.5 mhitch add_isr(&bsc->sc_isr);
235 1.5 mhitch
236 1.5 mhitch /*
237 1.5 mhitch * Now try to attach all the sub-devices
238 1.5 mhitch */
239 1.15 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
240 1.15 bouyer sc->sc_adapter.adapt_minphys = minphys;
241 1.15 bouyer ncr53c9x_attach(sc);
242 1.5 mhitch }
243 1.1 is
244 1.5 mhitch /*
245 1.5 mhitch * Glue functions.
246 1.5 mhitch */
247 1.1 is
248 1.5 mhitch u_char
249 1.16 aymeric bztzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
250 1.5 mhitch {
251 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
252 1.1 is
253 1.5 mhitch return bsc->sc_reg[reg * 4];
254 1.5 mhitch }
255 1.1 is
256 1.5 mhitch void
257 1.16 aymeric bztzsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
258 1.5 mhitch {
259 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
260 1.5 mhitch u_char v = val;
261 1.1 is
262 1.5 mhitch bsc->sc_reg[reg * 4] = v;
263 1.5 mhitch #ifdef DEBUG
264 1.13 thorpej if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
265 1.5 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
266 1.5 mhitch bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
267 1.5 mhitch /* printf(" cmd %x", v);*/
268 1.5 mhitch }
269 1.5 mhitch #endif
270 1.5 mhitch }
271 1.1 is
272 1.5 mhitch int
273 1.16 aymeric bztzsc_dma_isintr(struct ncr53c9x_softc *sc)
274 1.5 mhitch {
275 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
276 1.1 is
277 1.5 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
278 1.5 mhitch return 0;
279 1.1 is
280 1.5 mhitch if (sc->sc_state == NCR_CONNECTED)
281 1.5 mhitch bsc->sc_reg[0xe0] = 0; /* Turn LED on */
282 1.5 mhitch else
283 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
284 1.1 is
285 1.5 mhitch #ifdef DEBUG
286 1.13 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bztzsc_trace_enable) {
287 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
288 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
289 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
290 1.5 mhitch bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
291 1.1 is }
292 1.5 mhitch #endif
293 1.5 mhitch return 1;
294 1.1 is }
295 1.1 is
296 1.1 is void
297 1.16 aymeric bztzsc_dma_reset(struct ncr53c9x_softc *sc)
298 1.1 is {
299 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
300 1.5 mhitch
301 1.5 mhitch bsc->sc_active = 0;
302 1.1 is }
303 1.1 is
304 1.1 is int
305 1.16 aymeric bztzsc_dma_intr(struct ncr53c9x_softc *sc)
306 1.1 is {
307 1.5 mhitch register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
308 1.5 mhitch register int cnt;
309 1.1 is
310 1.5 mhitch NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
311 1.5 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
312 1.5 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
313 1.5 mhitch if (bsc->sc_active == 0) {
314 1.5 mhitch printf("bztzsc_intr--inactive DMA\n");
315 1.5 mhitch return -1;
316 1.5 mhitch }
317 1.1 is
318 1.5 mhitch /* update sc_dmaaddr and sc_pdmalen */
319 1.5 mhitch cnt = bsc->sc_reg[NCR_TCL * 4];
320 1.5 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
321 1.5 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
322 1.5 mhitch if (!bsc->sc_datain) {
323 1.5 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
324 1.5 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
325 1.5 mhitch }
326 1.5 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
327 1.5 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
328 1.5 mhitch if (bsc->sc_xfr_align) {
329 1.5 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
330 1.5 mhitch bsc->sc_xfr_align = 0;
331 1.1 is }
332 1.5 mhitch *bsc->sc_dmaaddr += cnt;
333 1.5 mhitch *bsc->sc_pdmalen -= cnt;
334 1.5 mhitch bsc->sc_active = 0;
335 1.5 mhitch return 0;
336 1.1 is }
337 1.1 is
338 1.1 is int
339 1.16 aymeric bztzsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
340 1.16 aymeric int datain, size_t *dmasize)
341 1.5 mhitch {
342 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
343 1.12 is paddr_t pa;
344 1.5 mhitch u_char *ptr;
345 1.5 mhitch size_t xfer;
346 1.5 mhitch
347 1.5 mhitch bsc->sc_dmaaddr = addr;
348 1.5 mhitch bsc->sc_pdmalen = len;
349 1.5 mhitch bsc->sc_datain = datain;
350 1.5 mhitch bsc->sc_dmasize = *dmasize;
351 1.5 mhitch /*
352 1.5 mhitch * DMA can be nasty for high-speed serial input, so limit the
353 1.5 mhitch * size of this DMA operation if the serial port is running at
354 1.5 mhitch * a high speed (higher than 19200 for now - should be adjusted
355 1.5 mhitch * based on cpu type and speed?).
356 1.5 mhitch * XXX - add serial speed check XXX
357 1.5 mhitch */
358 1.5 mhitch if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
359 1.5 mhitch bsc->sc_dmasize > bztzsc_max_dma)
360 1.5 mhitch bsc->sc_dmasize = bztzsc_max_dma;
361 1.5 mhitch ptr = *addr; /* Kernel virtual address */
362 1.5 mhitch pa = kvtop(ptr); /* Physical address of DMA */
363 1.5 mhitch xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
364 1.5 mhitch bsc->sc_xfr_align = 0;
365 1.5 mhitch /*
366 1.5 mhitch * If output and unaligned, stuff odd byte into FIFO
367 1.5 mhitch */
368 1.5 mhitch if (datain == 0 && (int)ptr & 1) {
369 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
370 1.5 mhitch pa++;
371 1.5 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
372 1.5 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
373 1.5 mhitch }
374 1.5 mhitch /*
375 1.5 mhitch * If unaligned address, read unaligned bytes into alignment buffer
376 1.5 mhitch */
377 1.5 mhitch else if ((int)ptr & 1) {
378 1.5 mhitch pa = kvtop((caddr_t)&bsc->sc_alignbuf);
379 1.5 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
380 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
381 1.5 mhitch bsc->sc_xfr_align = 1;
382 1.1 is }
383 1.5 mhitch ++bztzsc_cnt_dma; /* number of DMA operations */
384 1.1 is
385 1.5 mhitch while (xfer < bsc->sc_dmasize) {
386 1.5 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
387 1.5 mhitch break;
388 1.5 mhitch if ((bsc->sc_dmasize - xfer) < NBPG)
389 1.5 mhitch xfer = bsc->sc_dmasize;
390 1.5 mhitch else
391 1.5 mhitch xfer += NBPG;
392 1.5 mhitch ++bztzsc_cnt_dma3;
393 1.5 mhitch }
394 1.5 mhitch if (xfer != *len)
395 1.5 mhitch ++bztzsc_cnt_dma2;
396 1.1 is
397 1.5 mhitch bsc->sc_dmasize = xfer;
398 1.5 mhitch *dmasize = bsc->sc_dmasize;
399 1.5 mhitch bsc->sc_pa = pa;
400 1.5 mhitch #if defined(M68040) || defined(M68060)
401 1.5 mhitch if (mmutype == MMU_68040) {
402 1.5 mhitch if (bsc->sc_xfr_align) {
403 1.5 mhitch dma_cachectl(bsc->sc_alignbuf,
404 1.5 mhitch sizeof(bsc->sc_alignbuf));
405 1.5 mhitch }
406 1.5 mhitch else
407 1.5 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
408 1.5 mhitch }
409 1.5 mhitch #endif
410 1.1 is
411 1.5 mhitch pa >>= 1;
412 1.5 mhitch if (!bsc->sc_datain)
413 1.5 mhitch pa |= 0x80000000;
414 1.5 mhitch bsc->sc_dmabase[12] = (u_int8_t)(pa);
415 1.5 mhitch bsc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
416 1.5 mhitch bsc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
417 1.5 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
418 1.5 mhitch bsc->sc_active = 1;
419 1.5 mhitch return 0;
420 1.5 mhitch }
421 1.1 is
422 1.5 mhitch void
423 1.16 aymeric bztzsc_dma_go(struct ncr53c9x_softc *sc)
424 1.5 mhitch {
425 1.5 mhitch }
426 1.1 is
427 1.5 mhitch void
428 1.16 aymeric bztzsc_dma_stop(struct ncr53c9x_softc *sc)
429 1.5 mhitch {
430 1.5 mhitch }
431 1.1 is
432 1.5 mhitch int
433 1.16 aymeric bztzsc_dma_isactive(struct ncr53c9x_softc *sc)
434 1.5 mhitch {
435 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
436 1.1 is
437 1.5 mhitch return bsc->sc_active;
438 1.1 is }
439 1.1 is
440 1.5 mhitch #ifdef DEBUG
441 1.1 is void
442 1.16 aymeric bztzsc_dump(void)
443 1.1 is {
444 1.5 mhitch int i;
445 1.1 is
446 1.5 mhitch i = bztzsc_trace_ptr;
447 1.5 mhitch printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
448 1.5 mhitch do {
449 1.5 mhitch if (bztzsc_trace[i].hardbits == 0) {
450 1.5 mhitch i = (i + 1) & 127;
451 1.5 mhitch continue;
452 1.5 mhitch }
453 1.5 mhitch printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
454 1.5 mhitch bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
455 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_INT)
456 1.5 mhitch printf("NCRINT/");
457 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_TC)
458 1.5 mhitch printf("NCRTC/");
459 1.5 mhitch switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
460 1.5 mhitch case 0:
461 1.5 mhitch printf("dataout"); break;
462 1.5 mhitch case 1:
463 1.5 mhitch printf("datain"); break;
464 1.5 mhitch case 2:
465 1.5 mhitch printf("cmdout"); break;
466 1.5 mhitch case 3:
467 1.5 mhitch printf("status"); break;
468 1.5 mhitch case 6:
469 1.5 mhitch printf("msgout"); break;
470 1.5 mhitch case 7:
471 1.5 mhitch printf("msgin"); break;
472 1.5 mhitch default:
473 1.5 mhitch printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
474 1.5 mhitch }
475 1.5 mhitch printf(") ");
476 1.5 mhitch i = (i + 1) & 127;
477 1.5 mhitch } while (i != bztzsc_trace_ptr);
478 1.5 mhitch printf("\n");
479 1.1 is }
480 1.5 mhitch #endif
481