bztzsc.c revision 1.29 1 1.29 is /* $NetBSD: bztzsc.c,v 1.29 2007/08/20 19:23:45 is Exp $ */
2 1.1 is
3 1.1 is /*
4 1.5 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 is * Copyright (c) 1996 Ignatios Souvatzis
6 1.1 is * Copyright (c) 1982, 1990 The Regents of the University of California.
7 1.1 is * All rights reserved.
8 1.1 is *
9 1.1 is * Redistribution and use in source and binary forms, with or without
10 1.1 is * modification, are permitted provided that the following conditions
11 1.1 is * are met:
12 1.1 is * 1. Redistributions of source code must retain the above copyright
13 1.1 is * notice, this list of conditions and the following disclaimer.
14 1.1 is * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 is * notice, this list of conditions and the following disclaimer in the
16 1.1 is * documentation and/or other materials provided with the distribution.
17 1.1 is * 3. All advertising materials mentioning features or use of this software
18 1.1 is * must display the following acknowledgement:
19 1.5 mhitch * This product contains software written by Ignatios Souvatzis and
20 1.5 mhitch * Michael L. Hitch for the NetBSD project.
21 1.1 is * 4. Neither the name of the University nor the names of its contributors
22 1.1 is * may be used to endorse or promote products derived from this software
23 1.1 is * without specific prior written permission.
24 1.1 is *
25 1.1 is * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 is * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 is * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 is * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 is * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 is * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 is * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 is * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 is * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 is * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 is * SUCH DAMAGE.
36 1.1 is *
37 1.1 is */
38 1.1 is
39 1.5 mhitch /*
40 1.5 mhitch * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis. Conversion to
41 1.5 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
42 1.5 mhitch */
43 1.17 aymeric
44 1.17 aymeric #include <sys/cdefs.h>
45 1.29 is __KERNEL_RCSID(0, "$NetBSD: bztzsc.c,v 1.29 2007/08/20 19:23:45 is Exp $");
46 1.5 mhitch
47 1.5 mhitch #include <sys/types.h>
48 1.1 is #include <sys/param.h>
49 1.1 is #include <sys/systm.h>
50 1.1 is #include <sys/kernel.h>
51 1.5 mhitch #include <sys/errno.h>
52 1.5 mhitch #include <sys/ioctl.h>
53 1.1 is #include <sys/device.h>
54 1.5 mhitch #include <sys/buf.h>
55 1.5 mhitch #include <sys/proc.h>
56 1.5 mhitch #include <sys/user.h>
57 1.5 mhitch #include <sys/queue.h>
58 1.5 mhitch
59 1.20 thorpej #include <uvm/uvm_extern.h>
60 1.20 thorpej
61 1.4 bouyer #include <dev/scsipi/scsi_all.h>
62 1.4 bouyer #include <dev/scsipi/scsipi_all.h>
63 1.4 bouyer #include <dev/scsipi/scsiconf.h>
64 1.5 mhitch #include <dev/scsipi/scsi_message.h>
65 1.5 mhitch
66 1.5 mhitch #include <machine/cpu.h>
67 1.5 mhitch #include <machine/param.h>
68 1.5 mhitch
69 1.5 mhitch #include <dev/ic/ncr53c9xreg.h>
70 1.5 mhitch #include <dev/ic/ncr53c9xvar.h>
71 1.5 mhitch
72 1.1 is #include <amiga/amiga/isr.h>
73 1.5 mhitch #include <amiga/dev/bztzscvar.h>
74 1.1 is #include <amiga/dev/zbusvar.h>
75 1.1 is
76 1.29 is #ifdef __powerpc__
77 1.29 is #define badaddr(a) badaddr_read(a, 2, NULL)
78 1.29 is #endif
79 1.29 is
80 1.16 aymeric void bztzscattach(struct device *, struct device *, void *);
81 1.16 aymeric int bztzscmatch(struct device *, struct cfdata *, void *);
82 1.5 mhitch
83 1.5 mhitch /* Linkup to the rest of the kernel */
84 1.19 thorpej CFATTACH_DECL(bztzsc, sizeof(struct bztzsc_softc),
85 1.19 thorpej bztzscmatch, bztzscattach, NULL, NULL);
86 1.1 is
87 1.5 mhitch /*
88 1.5 mhitch * Functions and the switch for the MI code.
89 1.5 mhitch */
90 1.16 aymeric u_char bztzsc_read_reg(struct ncr53c9x_softc *, int);
91 1.16 aymeric void bztzsc_write_reg(struct ncr53c9x_softc *, int, u_char);
92 1.16 aymeric int bztzsc_dma_isintr(struct ncr53c9x_softc *);
93 1.16 aymeric void bztzsc_dma_reset(struct ncr53c9x_softc *);
94 1.16 aymeric int bztzsc_dma_intr(struct ncr53c9x_softc *);
95 1.26 christos int bztzsc_dma_setup(struct ncr53c9x_softc *, void **,
96 1.16 aymeric size_t *, int, size_t *);
97 1.16 aymeric void bztzsc_dma_go(struct ncr53c9x_softc *);
98 1.16 aymeric void bztzsc_dma_stop(struct ncr53c9x_softc *);
99 1.16 aymeric int bztzsc_dma_isactive(struct ncr53c9x_softc *);
100 1.5 mhitch
101 1.5 mhitch struct ncr53c9x_glue bztzsc_glue = {
102 1.5 mhitch bztzsc_read_reg,
103 1.5 mhitch bztzsc_write_reg,
104 1.5 mhitch bztzsc_dma_isintr,
105 1.5 mhitch bztzsc_dma_reset,
106 1.5 mhitch bztzsc_dma_intr,
107 1.5 mhitch bztzsc_dma_setup,
108 1.5 mhitch bztzsc_dma_go,
109 1.5 mhitch bztzsc_dma_stop,
110 1.5 mhitch bztzsc_dma_isactive,
111 1.5 mhitch 0,
112 1.1 is };
113 1.1 is
114 1.5 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
115 1.5 mhitch u_long bztzsc_max_dma = 1024;
116 1.5 mhitch extern int ser_open_speed;
117 1.5 mhitch
118 1.5 mhitch u_long bztzsc_cnt_pio = 0; /* number of PIO transfers */
119 1.5 mhitch u_long bztzsc_cnt_dma = 0; /* number of DMA transfers */
120 1.5 mhitch u_long bztzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
121 1.5 mhitch u_long bztzsc_cnt_dma3 = 0; /* number of pages combined */
122 1.5 mhitch
123 1.5 mhitch #ifdef DEBUG
124 1.5 mhitch struct {
125 1.5 mhitch u_char hardbits;
126 1.5 mhitch u_char status;
127 1.5 mhitch u_char xx;
128 1.5 mhitch u_char yy;
129 1.5 mhitch } bztzsc_trace[128];
130 1.5 mhitch int bztzsc_trace_ptr = 0;
131 1.5 mhitch int bztzsc_trace_enable = 1;
132 1.16 aymeric void bztzsc_dump(void);
133 1.5 mhitch #endif
134 1.1 is
135 1.1 is /*
136 1.5 mhitch * if we are a Phase5 Blizzard 2060 SCSI
137 1.1 is */
138 1.1 is int
139 1.16 aymeric bztzscmatch(struct device *parent, struct cfdata *cf, void *aux)
140 1.1 is {
141 1.1 is struct zbus_args *zap;
142 1.5 mhitch volatile u_char *regs;
143 1.1 is
144 1.5 mhitch zap = aux;
145 1.6 mhitch if (zap->manid != 0x2140 || zap->prodid != 24)
146 1.1 is return(0);
147 1.5 mhitch regs = &((volatile u_char *)zap->va)[0x1ff00];
148 1.26 christos if (badaddr((void *)__UNVOLATILE(regs)))
149 1.1 is return(0);
150 1.5 mhitch regs[NCR_CFG1 * 4] = 0;
151 1.5 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
152 1.5 mhitch delay(5);
153 1.5 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
154 1.1 is return(0);
155 1.1 is return(1);
156 1.1 is }
157 1.1 is
158 1.5 mhitch /*
159 1.5 mhitch * Attach this instance, and then all the sub-devices
160 1.5 mhitch */
161 1.1 is void
162 1.16 aymeric bztzscattach(struct device *parent, struct device *self, void *aux)
163 1.1 is {
164 1.5 mhitch struct bztzsc_softc *bsc = (void *)self;
165 1.5 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
166 1.1 is struct zbus_args *zap;
167 1.5 mhitch extern u_long scsi_nosync;
168 1.5 mhitch extern int shift_nosync;
169 1.5 mhitch extern int ncr53c9x_debug;
170 1.5 mhitch
171 1.5 mhitch /*
172 1.5 mhitch * Set up the glue for MI code early; we use some of it here.
173 1.5 mhitch */
174 1.5 mhitch sc->sc_glue = &bztzsc_glue;
175 1.5 mhitch
176 1.5 mhitch /*
177 1.5 mhitch * Save the regs
178 1.5 mhitch */
179 1.5 mhitch zap = aux;
180 1.5 mhitch bsc->sc_reg = &((volatile u_char *)zap->va)[0x1ff00];
181 1.5 mhitch bsc->sc_dmabase = &bsc->sc_reg[0xf0];
182 1.5 mhitch
183 1.24 lukem sc->sc_freq = 40; /* Clocked at 40 MHz */
184 1.5 mhitch
185 1.5 mhitch printf(": address %p", bsc->sc_reg);
186 1.5 mhitch
187 1.5 mhitch sc->sc_id = 7;
188 1.5 mhitch
189 1.5 mhitch /*
190 1.5 mhitch * It is necessary to try to load the 2nd config register here,
191 1.5 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
192 1.5 mhitch * will not set up the defaults correctly.
193 1.5 mhitch */
194 1.5 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
195 1.5 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
196 1.5 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
197 1.5 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
198 1.5 mhitch
199 1.5 mhitch /*
200 1.5 mhitch * This is the value used to start sync negotiations
201 1.5 mhitch * Note that the NCR register "SYNCTP" is programmed
202 1.5 mhitch * in "clocks per byte", and has a minimum value of 4.
203 1.5 mhitch * The SCSI period used in negotiation is one-fourth
204 1.5 mhitch * of the time (in nanoseconds) needed to transfer one byte.
205 1.5 mhitch * Since the chip's clock is given in MHz, we have the following
206 1.5 mhitch * formula: 4 * period = (1000 / freq) * 4
207 1.5 mhitch */
208 1.5 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
209 1.5 mhitch
210 1.5 mhitch /*
211 1.5 mhitch * get flags from -I argument and set cf_flags.
212 1.5 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
213 1.5 mhitch * 8 bits are to disable sync.
214 1.5 mhitch */
215 1.25 thorpej device_cfdata(&sc->sc_dev)->cf_flags |= (scsi_nosync >> shift_nosync)
216 1.5 mhitch & 0xffff;
217 1.5 mhitch shift_nosync += 16;
218 1.5 mhitch
219 1.5 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
220 1.5 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
221 1.5 mhitch shift_nosync += 16;
222 1.5 mhitch
223 1.5 mhitch #if 1
224 1.5 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
225 1.5 mhitch sc->sc_minsync = 0;
226 1.5 mhitch #endif
227 1.1 is
228 1.5 mhitch /* Really no limit, but since we want to fit into the TCR... */
229 1.5 mhitch sc->sc_maxxfer = 64 * 1024;
230 1.1 is
231 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
232 1.1 is
233 1.5 mhitch /*
234 1.5 mhitch * Configure interrupts.
235 1.5 mhitch */
236 1.14 tsutsui bsc->sc_isr.isr_intr = ncr53c9x_intr;
237 1.5 mhitch bsc->sc_isr.isr_arg = sc;
238 1.5 mhitch bsc->sc_isr.isr_ipl = 2;
239 1.5 mhitch add_isr(&bsc->sc_isr);
240 1.5 mhitch
241 1.5 mhitch /*
242 1.5 mhitch * Now try to attach all the sub-devices
243 1.5 mhitch */
244 1.15 bouyer sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
245 1.15 bouyer sc->sc_adapter.adapt_minphys = minphys;
246 1.15 bouyer ncr53c9x_attach(sc);
247 1.5 mhitch }
248 1.1 is
249 1.5 mhitch /*
250 1.5 mhitch * Glue functions.
251 1.5 mhitch */
252 1.1 is
253 1.5 mhitch u_char
254 1.16 aymeric bztzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
255 1.5 mhitch {
256 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
257 1.1 is
258 1.5 mhitch return bsc->sc_reg[reg * 4];
259 1.5 mhitch }
260 1.1 is
261 1.5 mhitch void
262 1.16 aymeric bztzsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
263 1.5 mhitch {
264 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
265 1.5 mhitch u_char v = val;
266 1.1 is
267 1.5 mhitch bsc->sc_reg[reg * 4] = v;
268 1.5 mhitch #ifdef DEBUG
269 1.13 thorpej if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
270 1.5 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
271 1.5 mhitch bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
272 1.5 mhitch /* printf(" cmd %x", v);*/
273 1.5 mhitch }
274 1.5 mhitch #endif
275 1.5 mhitch }
276 1.1 is
277 1.5 mhitch int
278 1.16 aymeric bztzsc_dma_isintr(struct ncr53c9x_softc *sc)
279 1.5 mhitch {
280 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
281 1.1 is
282 1.5 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
283 1.5 mhitch return 0;
284 1.1 is
285 1.5 mhitch if (sc->sc_state == NCR_CONNECTED)
286 1.5 mhitch bsc->sc_reg[0xe0] = 0; /* Turn LED on */
287 1.5 mhitch else
288 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
289 1.1 is
290 1.5 mhitch #ifdef DEBUG
291 1.13 thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bztzsc_trace_enable) {
292 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
293 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
294 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
295 1.5 mhitch bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
296 1.1 is }
297 1.5 mhitch #endif
298 1.5 mhitch return 1;
299 1.1 is }
300 1.1 is
301 1.1 is void
302 1.16 aymeric bztzsc_dma_reset(struct ncr53c9x_softc *sc)
303 1.1 is {
304 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
305 1.5 mhitch
306 1.5 mhitch bsc->sc_active = 0;
307 1.1 is }
308 1.1 is
309 1.1 is int
310 1.16 aymeric bztzsc_dma_intr(struct ncr53c9x_softc *sc)
311 1.1 is {
312 1.5 mhitch register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
313 1.5 mhitch register int cnt;
314 1.1 is
315 1.5 mhitch NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
316 1.5 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
317 1.5 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
318 1.5 mhitch if (bsc->sc_active == 0) {
319 1.5 mhitch printf("bztzsc_intr--inactive DMA\n");
320 1.5 mhitch return -1;
321 1.5 mhitch }
322 1.1 is
323 1.5 mhitch /* update sc_dmaaddr and sc_pdmalen */
324 1.5 mhitch cnt = bsc->sc_reg[NCR_TCL * 4];
325 1.5 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
326 1.5 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
327 1.5 mhitch if (!bsc->sc_datain) {
328 1.5 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
329 1.5 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
330 1.5 mhitch }
331 1.5 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
332 1.5 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
333 1.5 mhitch if (bsc->sc_xfr_align) {
334 1.5 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
335 1.5 mhitch bsc->sc_xfr_align = 0;
336 1.1 is }
337 1.5 mhitch *bsc->sc_dmaaddr += cnt;
338 1.5 mhitch *bsc->sc_pdmalen -= cnt;
339 1.5 mhitch bsc->sc_active = 0;
340 1.5 mhitch return 0;
341 1.1 is }
342 1.1 is
343 1.1 is int
344 1.26 christos bztzsc_dma_setup(struct ncr53c9x_softc *sc, void **addr, size_t *len,
345 1.16 aymeric int datain, size_t *dmasize)
346 1.5 mhitch {
347 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
348 1.12 is paddr_t pa;
349 1.5 mhitch u_char *ptr;
350 1.5 mhitch size_t xfer;
351 1.5 mhitch
352 1.28 he bsc->sc_dmaaddr = (char **)addr;
353 1.5 mhitch bsc->sc_pdmalen = len;
354 1.5 mhitch bsc->sc_datain = datain;
355 1.5 mhitch bsc->sc_dmasize = *dmasize;
356 1.5 mhitch /*
357 1.5 mhitch * DMA can be nasty for high-speed serial input, so limit the
358 1.5 mhitch * size of this DMA operation if the serial port is running at
359 1.5 mhitch * a high speed (higher than 19200 for now - should be adjusted
360 1.21 wiz * based on CPU type and speed?).
361 1.5 mhitch * XXX - add serial speed check XXX
362 1.5 mhitch */
363 1.5 mhitch if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
364 1.5 mhitch bsc->sc_dmasize > bztzsc_max_dma)
365 1.5 mhitch bsc->sc_dmasize = bztzsc_max_dma;
366 1.5 mhitch ptr = *addr; /* Kernel virtual address */
367 1.5 mhitch pa = kvtop(ptr); /* Physical address of DMA */
368 1.20 thorpej xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
369 1.5 mhitch bsc->sc_xfr_align = 0;
370 1.5 mhitch /*
371 1.5 mhitch * If output and unaligned, stuff odd byte into FIFO
372 1.5 mhitch */
373 1.5 mhitch if (datain == 0 && (int)ptr & 1) {
374 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
375 1.5 mhitch pa++;
376 1.5 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
377 1.5 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
378 1.5 mhitch }
379 1.5 mhitch /*
380 1.5 mhitch * If unaligned address, read unaligned bytes into alignment buffer
381 1.5 mhitch */
382 1.5 mhitch else if ((int)ptr & 1) {
383 1.26 christos pa = kvtop((void *)&bsc->sc_alignbuf);
384 1.5 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
385 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
386 1.5 mhitch bsc->sc_xfr_align = 1;
387 1.1 is }
388 1.5 mhitch ++bztzsc_cnt_dma; /* number of DMA operations */
389 1.1 is
390 1.5 mhitch while (xfer < bsc->sc_dmasize) {
391 1.27 he if ((pa + xfer) != kvtop((char*)*addr + xfer))
392 1.5 mhitch break;
393 1.20 thorpej if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
394 1.5 mhitch xfer = bsc->sc_dmasize;
395 1.5 mhitch else
396 1.20 thorpej xfer += PAGE_SIZE;
397 1.5 mhitch ++bztzsc_cnt_dma3;
398 1.5 mhitch }
399 1.5 mhitch if (xfer != *len)
400 1.5 mhitch ++bztzsc_cnt_dma2;
401 1.1 is
402 1.5 mhitch bsc->sc_dmasize = xfer;
403 1.5 mhitch *dmasize = bsc->sc_dmasize;
404 1.5 mhitch bsc->sc_pa = pa;
405 1.5 mhitch #if defined(M68040) || defined(M68060)
406 1.5 mhitch if (mmutype == MMU_68040) {
407 1.5 mhitch if (bsc->sc_xfr_align) {
408 1.5 mhitch dma_cachectl(bsc->sc_alignbuf,
409 1.5 mhitch sizeof(bsc->sc_alignbuf));
410 1.5 mhitch }
411 1.5 mhitch else
412 1.5 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
413 1.5 mhitch }
414 1.5 mhitch #endif
415 1.1 is
416 1.5 mhitch pa >>= 1;
417 1.5 mhitch if (!bsc->sc_datain)
418 1.5 mhitch pa |= 0x80000000;
419 1.5 mhitch bsc->sc_dmabase[12] = (u_int8_t)(pa);
420 1.5 mhitch bsc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
421 1.5 mhitch bsc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
422 1.5 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
423 1.5 mhitch bsc->sc_active = 1;
424 1.5 mhitch return 0;
425 1.5 mhitch }
426 1.1 is
427 1.5 mhitch void
428 1.16 aymeric bztzsc_dma_go(struct ncr53c9x_softc *sc)
429 1.5 mhitch {
430 1.5 mhitch }
431 1.1 is
432 1.5 mhitch void
433 1.16 aymeric bztzsc_dma_stop(struct ncr53c9x_softc *sc)
434 1.5 mhitch {
435 1.5 mhitch }
436 1.1 is
437 1.5 mhitch int
438 1.16 aymeric bztzsc_dma_isactive(struct ncr53c9x_softc *sc)
439 1.5 mhitch {
440 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
441 1.1 is
442 1.5 mhitch return bsc->sc_active;
443 1.1 is }
444 1.1 is
445 1.5 mhitch #ifdef DEBUG
446 1.1 is void
447 1.16 aymeric bztzsc_dump(void)
448 1.1 is {
449 1.5 mhitch int i;
450 1.1 is
451 1.5 mhitch i = bztzsc_trace_ptr;
452 1.5 mhitch printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
453 1.5 mhitch do {
454 1.5 mhitch if (bztzsc_trace[i].hardbits == 0) {
455 1.5 mhitch i = (i + 1) & 127;
456 1.5 mhitch continue;
457 1.5 mhitch }
458 1.5 mhitch printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
459 1.5 mhitch bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
460 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_INT)
461 1.5 mhitch printf("NCRINT/");
462 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_TC)
463 1.5 mhitch printf("NCRTC/");
464 1.5 mhitch switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
465 1.5 mhitch case 0:
466 1.5 mhitch printf("dataout"); break;
467 1.5 mhitch case 1:
468 1.5 mhitch printf("datain"); break;
469 1.5 mhitch case 2:
470 1.5 mhitch printf("cmdout"); break;
471 1.5 mhitch case 3:
472 1.5 mhitch printf("status"); break;
473 1.5 mhitch case 6:
474 1.5 mhitch printf("msgout"); break;
475 1.5 mhitch case 7:
476 1.5 mhitch printf("msgin"); break;
477 1.5 mhitch default:
478 1.5 mhitch printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
479 1.5 mhitch }
480 1.5 mhitch printf(") ");
481 1.5 mhitch i = (i + 1) & 127;
482 1.5 mhitch } while (i != bztzsc_trace_ptr);
483 1.5 mhitch printf("\n");
484 1.1 is }
485 1.5 mhitch #endif
486