Home | History | Annotate | Line # | Download | only in dev
bztzsc.c revision 1.30.16.1
      1  1.30.16.1       mjf /*	$NetBSD: bztzsc.c,v 1.30.16.1 2008/06/02 13:21:50 mjf Exp $ */
      2        1.1        is 
      3        1.1        is /*
      4        1.5    mhitch  * Copyright (c) 1997 Michael L. Hitch
      5        1.1        is  * Copyright (c) 1996 Ignatios Souvatzis
      6        1.1        is  * Copyright (c) 1982, 1990 The Regents of the University of California.
      7        1.1        is  * All rights reserved.
      8        1.1        is  *
      9        1.1        is  * Redistribution and use in source and binary forms, with or without
     10        1.1        is  * modification, are permitted provided that the following conditions
     11        1.1        is  * are met:
     12        1.1        is  * 1. Redistributions of source code must retain the above copyright
     13        1.1        is  *    notice, this list of conditions and the following disclaimer.
     14        1.1        is  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.1        is  *    notice, this list of conditions and the following disclaimer in the
     16        1.1        is  *    documentation and/or other materials provided with the distribution.
     17        1.1        is  * 3. All advertising materials mentioning features or use of this software
     18        1.1        is  *    must display the following acknowledgement:
     19        1.5    mhitch  *	This product contains software written by Ignatios Souvatzis and
     20        1.5    mhitch  *	Michael L. Hitch for the NetBSD project.
     21        1.1        is  * 4. Neither the name of the University nor the names of its contributors
     22        1.1        is  *    may be used to endorse or promote products derived from this software
     23        1.1        is  *    without specific prior written permission.
     24        1.1        is  *
     25        1.1        is  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26        1.1        is  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27        1.1        is  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28        1.1        is  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29        1.1        is  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30        1.1        is  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31        1.1        is  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32        1.1        is  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33        1.1        is  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34        1.1        is  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35        1.1        is  * SUCH DAMAGE.
     36        1.1        is  *
     37        1.1        is  */
     38        1.1        is 
     39        1.5    mhitch /*
     40        1.5    mhitch  * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis.  Conversion to
     41        1.5    mhitch  * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
     42        1.5    mhitch  */
     43       1.17   aymeric 
     44       1.17   aymeric #include <sys/cdefs.h>
     45  1.30.16.1       mjf __KERNEL_RCSID(0, "$NetBSD: bztzsc.c,v 1.30.16.1 2008/06/02 13:21:50 mjf Exp $");
     46        1.5    mhitch 
     47        1.5    mhitch #include <sys/types.h>
     48        1.1        is #include <sys/param.h>
     49        1.1        is #include <sys/systm.h>
     50        1.1        is #include <sys/kernel.h>
     51        1.5    mhitch #include <sys/errno.h>
     52        1.5    mhitch #include <sys/ioctl.h>
     53        1.1        is #include <sys/device.h>
     54        1.5    mhitch #include <sys/buf.h>
     55        1.5    mhitch #include <sys/proc.h>
     56        1.5    mhitch #include <sys/user.h>
     57        1.5    mhitch #include <sys/queue.h>
     58        1.5    mhitch 
     59       1.20   thorpej #include <uvm/uvm_extern.h>
     60       1.20   thorpej 
     61        1.4    bouyer #include <dev/scsipi/scsi_all.h>
     62        1.4    bouyer #include <dev/scsipi/scsipi_all.h>
     63        1.4    bouyer #include <dev/scsipi/scsiconf.h>
     64        1.5    mhitch #include <dev/scsipi/scsi_message.h>
     65        1.5    mhitch 
     66        1.5    mhitch #include <machine/cpu.h>
     67        1.5    mhitch #include <machine/param.h>
     68        1.5    mhitch 
     69        1.5    mhitch #include <dev/ic/ncr53c9xreg.h>
     70        1.5    mhitch #include <dev/ic/ncr53c9xvar.h>
     71        1.5    mhitch 
     72        1.1        is #include <amiga/amiga/isr.h>
     73        1.5    mhitch #include <amiga/dev/bztzscvar.h>
     74        1.1        is #include <amiga/dev/zbusvar.h>
     75        1.1        is 
     76       1.29        is #ifdef __powerpc__
     77       1.29        is #define badaddr(a)      badaddr_read(a, 2, NULL)
     78       1.29        is #endif
     79       1.29        is 
     80  1.30.16.1       mjf int	bztzscmatch(device_t, cfdata_t, void *);
     81  1.30.16.1       mjf void	bztzscattach(device_t, device_t, void *);
     82        1.5    mhitch 
     83        1.5    mhitch /* Linkup to the rest of the kernel */
     84  1.30.16.1       mjf CFATTACH_DECL_NEW(bztzsc, sizeof(struct bztzsc_softc),
     85       1.19   thorpej     bztzscmatch, bztzscattach, NULL, NULL);
     86        1.1        is 
     87        1.5    mhitch /*
     88        1.5    mhitch  * Functions and the switch for the MI code.
     89        1.5    mhitch  */
     90  1.30.16.1       mjf uint8_t	bztzsc_read_reg(struct ncr53c9x_softc *, int);
     91  1.30.16.1       mjf void	bztzsc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
     92       1.16   aymeric int	bztzsc_dma_isintr(struct ncr53c9x_softc *);
     93       1.16   aymeric void	bztzsc_dma_reset(struct ncr53c9x_softc *);
     94       1.16   aymeric int	bztzsc_dma_intr(struct ncr53c9x_softc *);
     95  1.30.16.1       mjf int	bztzsc_dma_setup(struct ncr53c9x_softc *, uint8_t **,
     96       1.16   aymeric 	    size_t *, int, size_t *);
     97       1.16   aymeric void	bztzsc_dma_go(struct ncr53c9x_softc *);
     98       1.16   aymeric void	bztzsc_dma_stop(struct ncr53c9x_softc *);
     99       1.16   aymeric int	bztzsc_dma_isactive(struct ncr53c9x_softc *);
    100        1.5    mhitch 
    101        1.5    mhitch struct ncr53c9x_glue bztzsc_glue = {
    102        1.5    mhitch 	bztzsc_read_reg,
    103        1.5    mhitch 	bztzsc_write_reg,
    104        1.5    mhitch 	bztzsc_dma_isintr,
    105        1.5    mhitch 	bztzsc_dma_reset,
    106        1.5    mhitch 	bztzsc_dma_intr,
    107        1.5    mhitch 	bztzsc_dma_setup,
    108        1.5    mhitch 	bztzsc_dma_go,
    109        1.5    mhitch 	bztzsc_dma_stop,
    110        1.5    mhitch 	bztzsc_dma_isactive,
    111  1.30.16.1       mjf 	NULL,
    112        1.1        is };
    113        1.1        is 
    114        1.5    mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    115        1.5    mhitch u_long bztzsc_max_dma = 1024;
    116        1.5    mhitch extern int ser_open_speed;
    117        1.5    mhitch 
    118        1.5    mhitch u_long bztzsc_cnt_pio = 0;	/* number of PIO transfers */
    119        1.5    mhitch u_long bztzsc_cnt_dma = 0;	/* number of DMA transfers */
    120        1.5    mhitch u_long bztzsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    121        1.5    mhitch u_long bztzsc_cnt_dma3 = 0;	/* number of pages combined */
    122        1.5    mhitch 
    123        1.5    mhitch #ifdef DEBUG
    124        1.5    mhitch struct {
    125  1.30.16.1       mjf 	uint8_t hardbits;
    126  1.30.16.1       mjf 	uint8_t status;
    127  1.30.16.1       mjf 	uint8_t xx;
    128  1.30.16.1       mjf 	uint8_t yy;
    129        1.5    mhitch } bztzsc_trace[128];
    130        1.5    mhitch int bztzsc_trace_ptr = 0;
    131        1.5    mhitch int bztzsc_trace_enable = 1;
    132       1.16   aymeric void bztzsc_dump(void);
    133        1.5    mhitch #endif
    134        1.1        is 
    135        1.1        is /*
    136        1.5    mhitch  * if we are a Phase5 Blizzard 2060 SCSI
    137        1.1        is  */
    138        1.1        is int
    139  1.30.16.1       mjf bztzscmatch(device_t parent, cfdata_t cf, void *aux)
    140        1.1        is {
    141        1.1        is 	struct zbus_args *zap;
    142  1.30.16.1       mjf 	volatile uint8_t *regs;
    143        1.1        is 
    144        1.5    mhitch 	zap = aux;
    145        1.6    mhitch 	if (zap->manid != 0x2140 || zap->prodid != 24)
    146  1.30.16.1       mjf 		return 0;
    147  1.30.16.1       mjf 	regs = &((volatile uint8_t *)zap->va)[0x1ff00];
    148       1.26  christos 	if (badaddr((void *)__UNVOLATILE(regs)))
    149  1.30.16.1       mjf 		return 0;
    150        1.5    mhitch 	regs[NCR_CFG1 * 4] = 0;
    151        1.5    mhitch 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    152        1.5    mhitch 	delay(5);
    153        1.5    mhitch 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    154  1.30.16.1       mjf 		return 0;
    155  1.30.16.1       mjf 	return 1;
    156        1.1        is }
    157        1.1        is 
    158        1.5    mhitch /*
    159        1.5    mhitch  * Attach this instance, and then all the sub-devices
    160        1.5    mhitch  */
    161        1.1        is void
    162  1.30.16.1       mjf bztzscattach(device_t parent, device_t self, void *aux)
    163        1.1        is {
    164  1.30.16.1       mjf 	struct bztzsc_softc *bsc = device_private(self);
    165        1.5    mhitch 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    166        1.1        is 	struct zbus_args  *zap;
    167        1.5    mhitch 	extern u_long scsi_nosync;
    168        1.5    mhitch 	extern int shift_nosync;
    169        1.5    mhitch 	extern int ncr53c9x_debug;
    170        1.5    mhitch 
    171        1.5    mhitch 	/*
    172        1.5    mhitch 	 * Set up the glue for MI code early; we use some of it here.
    173        1.5    mhitch 	 */
    174  1.30.16.1       mjf 	sc->sc_dev = self;
    175        1.5    mhitch 	sc->sc_glue = &bztzsc_glue;
    176        1.5    mhitch 
    177        1.5    mhitch 	/*
    178        1.5    mhitch 	 * Save the regs
    179        1.5    mhitch 	 */
    180        1.5    mhitch 	zap = aux;
    181  1.30.16.1       mjf 	bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x1ff00];
    182        1.5    mhitch 	bsc->sc_dmabase = &bsc->sc_reg[0xf0];
    183        1.5    mhitch 
    184       1.24     lukem 	sc->sc_freq = 40;		/* Clocked at 40 MHz */
    185        1.5    mhitch 
    186  1.30.16.1       mjf 	aprint_normal(": address %p", bsc->sc_reg);
    187        1.5    mhitch 
    188        1.5    mhitch 	sc->sc_id = 7;
    189        1.5    mhitch 
    190        1.5    mhitch 	/*
    191        1.5    mhitch 	 * It is necessary to try to load the 2nd config register here,
    192        1.5    mhitch 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    193        1.5    mhitch 	 * will not set up the defaults correctly.
    194        1.5    mhitch 	 */
    195        1.5    mhitch 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    196        1.5    mhitch 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    197        1.5    mhitch 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    198        1.5    mhitch 	sc->sc_rev = NCR_VARIANT_FAS216;
    199        1.5    mhitch 
    200        1.5    mhitch 	/*
    201        1.5    mhitch 	 * This is the value used to start sync negotiations
    202        1.5    mhitch 	 * Note that the NCR register "SYNCTP" is programmed
    203        1.5    mhitch 	 * in "clocks per byte", and has a minimum value of 4.
    204        1.5    mhitch 	 * The SCSI period used in negotiation is one-fourth
    205        1.5    mhitch 	 * of the time (in nanoseconds) needed to transfer one byte.
    206        1.5    mhitch 	 * Since the chip's clock is given in MHz, we have the following
    207        1.5    mhitch 	 * formula: 4 * period = (1000 / freq) * 4
    208        1.5    mhitch 	 */
    209        1.5    mhitch 	sc->sc_minsync = 1000 / sc->sc_freq;
    210        1.5    mhitch 
    211        1.5    mhitch 	/*
    212        1.5    mhitch 	 * get flags from -I argument and set cf_flags.
    213        1.5    mhitch 	 * NOTE: low 8 bits are to disable disconnect, and the next
    214        1.5    mhitch 	 *       8 bits are to disable sync.
    215        1.5    mhitch 	 */
    216  1.30.16.1       mjf 	device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync)
    217        1.5    mhitch 	    & 0xffff;
    218        1.5    mhitch 	shift_nosync += 16;
    219        1.5    mhitch 
    220        1.5    mhitch 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    221        1.5    mhitch 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    222        1.5    mhitch 	shift_nosync += 16;
    223        1.5    mhitch 
    224        1.5    mhitch #if 1
    225        1.5    mhitch 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    226        1.5    mhitch 		sc->sc_minsync = 0;
    227        1.5    mhitch #endif
    228        1.1        is 
    229        1.5    mhitch 	/* Really no limit, but since we want to fit into the TCR... */
    230        1.5    mhitch 	sc->sc_maxxfer = 64 * 1024;
    231        1.1        is 
    232        1.5    mhitch 	bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    233        1.1        is 
    234        1.5    mhitch 	/*
    235        1.5    mhitch 	 * Configure interrupts.
    236        1.5    mhitch 	 */
    237       1.14   tsutsui 	bsc->sc_isr.isr_intr = ncr53c9x_intr;
    238        1.5    mhitch 	bsc->sc_isr.isr_arg  = sc;
    239        1.5    mhitch 	bsc->sc_isr.isr_ipl  = 2;
    240        1.5    mhitch 	add_isr(&bsc->sc_isr);
    241        1.5    mhitch 
    242        1.5    mhitch 	/*
    243        1.5    mhitch 	 * Now try to attach all the sub-devices
    244        1.5    mhitch 	 */
    245       1.15    bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    246       1.15    bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    247       1.15    bouyer 	ncr53c9x_attach(sc);
    248        1.5    mhitch }
    249        1.1        is 
    250        1.5    mhitch /*
    251        1.5    mhitch  * Glue functions.
    252        1.5    mhitch  */
    253        1.1        is 
    254  1.30.16.1       mjf uint8_t
    255       1.16   aymeric bztzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
    256        1.5    mhitch {
    257        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    258        1.1        is 
    259        1.5    mhitch 	return bsc->sc_reg[reg * 4];
    260        1.5    mhitch }
    261        1.1        is 
    262        1.5    mhitch void
    263  1.30.16.1       mjf bztzsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    264        1.5    mhitch {
    265        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    266  1.30.16.1       mjf 	uint8_t v = val;
    267        1.1        is 
    268        1.5    mhitch 	bsc->sc_reg[reg * 4] = v;
    269        1.5    mhitch #ifdef DEBUG
    270       1.13   thorpej if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
    271        1.5    mhitch   reg == NCR_CMD/* && bsc->sc_active*/) {
    272        1.5    mhitch   bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
    273        1.5    mhitch /*  printf(" cmd %x", v);*/
    274        1.5    mhitch }
    275        1.5    mhitch #endif
    276        1.5    mhitch }
    277        1.1        is 
    278        1.5    mhitch int
    279       1.16   aymeric bztzsc_dma_isintr(struct ncr53c9x_softc *sc)
    280        1.5    mhitch {
    281        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    282        1.1        is 
    283        1.5    mhitch 	if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    284        1.5    mhitch 		return 0;
    285        1.1        is 
    286        1.5    mhitch 	if (sc->sc_state == NCR_CONNECTED)
    287        1.5    mhitch 		bsc->sc_reg[0xe0] = 0;			/* Turn LED on */
    288        1.5    mhitch 	else
    289        1.5    mhitch 		bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    290        1.1        is 
    291        1.5    mhitch #ifdef DEBUG
    292       1.13   thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bztzsc_trace_enable) {
    293        1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
    294        1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
    295        1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
    296        1.5    mhitch   bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
    297        1.1        is }
    298        1.5    mhitch #endif
    299        1.5    mhitch 	return 1;
    300        1.1        is }
    301        1.1        is 
    302        1.1        is void
    303       1.16   aymeric bztzsc_dma_reset(struct ncr53c9x_softc *sc)
    304        1.1        is {
    305        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    306        1.5    mhitch 
    307        1.5    mhitch 	bsc->sc_active = 0;
    308        1.1        is }
    309        1.1        is 
    310        1.1        is int
    311       1.16   aymeric bztzsc_dma_intr(struct ncr53c9x_softc *sc)
    312        1.1        is {
    313        1.5    mhitch 	register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    314        1.5    mhitch 	register int	cnt;
    315        1.1        is 
    316        1.5    mhitch 	NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    317        1.5    mhitch 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    318        1.5    mhitch 	    bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    319        1.5    mhitch 	if (bsc->sc_active == 0) {
    320        1.5    mhitch 		printf("bztzsc_intr--inactive DMA\n");
    321        1.5    mhitch 		return -1;
    322        1.5    mhitch 	}
    323        1.1        is 
    324        1.5    mhitch 	/* update sc_dmaaddr and sc_pdmalen */
    325        1.5    mhitch 	cnt = bsc->sc_reg[NCR_TCL * 4];
    326        1.5    mhitch 	cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
    327        1.5    mhitch 	cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
    328        1.5    mhitch 	if (!bsc->sc_datain) {
    329        1.5    mhitch 		cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    330        1.5    mhitch 		bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    331        1.5    mhitch 	}
    332        1.5    mhitch 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    333        1.5    mhitch 	NCR_DMA(("DMA xferred %d\n", cnt));
    334        1.5    mhitch 	if (bsc->sc_xfr_align) {
    335  1.30.16.1       mjf 		memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt);
    336        1.5    mhitch 		bsc->sc_xfr_align = 0;
    337        1.1        is 	}
    338        1.5    mhitch 	*bsc->sc_dmaaddr += cnt;
    339        1.5    mhitch 	*bsc->sc_pdmalen -= cnt;
    340        1.5    mhitch 	bsc->sc_active = 0;
    341        1.5    mhitch 	return 0;
    342        1.1        is }
    343        1.1        is 
    344        1.1        is int
    345  1.30.16.1       mjf bztzsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    346       1.16   aymeric                  int datain, size_t *dmasize)
    347        1.5    mhitch {
    348        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    349       1.12        is 	paddr_t pa;
    350  1.30.16.1       mjf 	uint8_t *ptr;
    351        1.5    mhitch 	size_t xfer;
    352        1.5    mhitch 
    353  1.30.16.1       mjf 	bsc->sc_dmaaddr = addr;
    354        1.5    mhitch 	bsc->sc_pdmalen = len;
    355        1.5    mhitch 	bsc->sc_datain = datain;
    356        1.5    mhitch 	bsc->sc_dmasize = *dmasize;
    357        1.5    mhitch 	/*
    358        1.5    mhitch 	 * DMA can be nasty for high-speed serial input, so limit the
    359        1.5    mhitch 	 * size of this DMA operation if the serial port is running at
    360        1.5    mhitch 	 * a high speed (higher than 19200 for now - should be adjusted
    361       1.21       wiz 	 * based on CPU type and speed?).
    362        1.5    mhitch 	 * XXX - add serial speed check XXX
    363        1.5    mhitch 	 */
    364        1.5    mhitch 	if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
    365        1.5    mhitch 	    bsc->sc_dmasize > bztzsc_max_dma)
    366        1.5    mhitch 		bsc->sc_dmasize = bztzsc_max_dma;
    367        1.5    mhitch 	ptr = *addr;			/* Kernel virtual address */
    368        1.5    mhitch 	pa = kvtop(ptr);		/* Physical address of DMA */
    369       1.20   thorpej 	xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
    370        1.5    mhitch 	bsc->sc_xfr_align = 0;
    371        1.5    mhitch 	/*
    372        1.5    mhitch 	 * If output and unaligned, stuff odd byte into FIFO
    373        1.5    mhitch 	 */
    374        1.5    mhitch 	if (datain == 0 && (int)ptr & 1) {
    375        1.5    mhitch 		NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
    376        1.5    mhitch 		pa++;
    377        1.5    mhitch 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    378        1.5    mhitch 		bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
    379        1.5    mhitch 	}
    380        1.5    mhitch 	/*
    381        1.5    mhitch 	 * If unaligned address, read unaligned bytes into alignment buffer
    382        1.5    mhitch 	 */
    383        1.5    mhitch 	else if ((int)ptr & 1) {
    384       1.26  christos 		pa = kvtop((void *)&bsc->sc_alignbuf);
    385  1.30.16.1       mjf 		xfer = bsc->sc_dmasize = min(xfer, sizeof(bsc->sc_alignbuf));
    386        1.5    mhitch 		NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
    387        1.5    mhitch 		bsc->sc_xfr_align = 1;
    388        1.1        is 	}
    389        1.5    mhitch ++bztzsc_cnt_dma;		/* number of DMA operations */
    390        1.1        is 
    391        1.5    mhitch 	while (xfer < bsc->sc_dmasize) {
    392  1.30.16.1       mjf 		if ((pa + xfer) != kvtop(*addr + xfer))
    393        1.5    mhitch 			break;
    394       1.20   thorpej 		if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
    395        1.5    mhitch 			xfer = bsc->sc_dmasize;
    396        1.5    mhitch 		else
    397       1.20   thorpej 			xfer += PAGE_SIZE;
    398        1.5    mhitch ++bztzsc_cnt_dma3;
    399        1.5    mhitch 	}
    400        1.5    mhitch if (xfer != *len)
    401        1.5    mhitch   ++bztzsc_cnt_dma2;
    402        1.1        is 
    403        1.5    mhitch 	bsc->sc_dmasize = xfer;
    404        1.5    mhitch 	*dmasize = bsc->sc_dmasize;
    405        1.5    mhitch 	bsc->sc_pa = pa;
    406        1.5    mhitch #if defined(M68040) || defined(M68060)
    407        1.5    mhitch 	if (mmutype == MMU_68040) {
    408        1.5    mhitch 		if (bsc->sc_xfr_align) {
    409        1.5    mhitch 			dma_cachectl(bsc->sc_alignbuf,
    410        1.5    mhitch 			    sizeof(bsc->sc_alignbuf));
    411        1.5    mhitch 		}
    412        1.5    mhitch 		else
    413        1.5    mhitch 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    414        1.5    mhitch 	}
    415        1.5    mhitch #endif
    416        1.1        is 
    417        1.5    mhitch 	pa >>= 1;
    418        1.5    mhitch 	if (!bsc->sc_datain)
    419        1.5    mhitch 		pa |= 0x80000000;
    420  1.30.16.1       mjf 	bsc->sc_dmabase[12] = (uint8_t)(pa);
    421  1.30.16.1       mjf 	bsc->sc_dmabase[8] = (uint8_t)(pa >> 8);
    422  1.30.16.1       mjf 	bsc->sc_dmabase[4] = (uint8_t)(pa >> 16);
    423  1.30.16.1       mjf 	bsc->sc_dmabase[0] = (uint8_t)(pa >> 24);
    424        1.5    mhitch 	bsc->sc_active = 1;
    425        1.5    mhitch 	return 0;
    426        1.5    mhitch }
    427        1.1        is 
    428        1.5    mhitch void
    429       1.16   aymeric bztzsc_dma_go(struct ncr53c9x_softc *sc)
    430        1.5    mhitch {
    431        1.5    mhitch }
    432        1.1        is 
    433        1.5    mhitch void
    434       1.16   aymeric bztzsc_dma_stop(struct ncr53c9x_softc *sc)
    435        1.5    mhitch {
    436        1.5    mhitch }
    437        1.1        is 
    438        1.5    mhitch int
    439       1.16   aymeric bztzsc_dma_isactive(struct ncr53c9x_softc *sc)
    440        1.5    mhitch {
    441        1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    442        1.1        is 
    443        1.5    mhitch 	return bsc->sc_active;
    444        1.1        is }
    445        1.1        is 
    446        1.5    mhitch #ifdef DEBUG
    447        1.1        is void
    448       1.16   aymeric bztzsc_dump(void)
    449        1.1        is {
    450        1.5    mhitch 	int i;
    451        1.1        is 
    452        1.5    mhitch 	i = bztzsc_trace_ptr;
    453        1.5    mhitch 	printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
    454        1.5    mhitch 	do {
    455        1.5    mhitch 		if (bztzsc_trace[i].hardbits == 0) {
    456        1.5    mhitch 			i = (i + 1) & 127;
    457        1.5    mhitch 			continue;
    458        1.5    mhitch 		}
    459        1.5    mhitch 		printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
    460        1.5    mhitch 		    bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
    461        1.5    mhitch 		if (bztzsc_trace[i].status & NCRSTAT_INT)
    462        1.5    mhitch 			printf("NCRINT/");
    463        1.5    mhitch 		if (bztzsc_trace[i].status & NCRSTAT_TC)
    464        1.5    mhitch 			printf("NCRTC/");
    465        1.5    mhitch 		switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
    466        1.5    mhitch 		case 0:
    467        1.5    mhitch 			printf("dataout"); break;
    468        1.5    mhitch 		case 1:
    469        1.5    mhitch 			printf("datain"); break;
    470        1.5    mhitch 		case 2:
    471        1.5    mhitch 			printf("cmdout"); break;
    472        1.5    mhitch 		case 3:
    473        1.5    mhitch 			printf("status"); break;
    474        1.5    mhitch 		case 6:
    475        1.5    mhitch 			printf("msgout"); break;
    476        1.5    mhitch 		case 7:
    477        1.5    mhitch 			printf("msgin"); break;
    478        1.5    mhitch 		default:
    479        1.5    mhitch 			printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
    480        1.5    mhitch 		}
    481        1.5    mhitch 		printf(") ");
    482        1.5    mhitch 		i = (i + 1) & 127;
    483        1.5    mhitch 	} while (i != bztzsc_trace_ptr);
    484        1.5    mhitch 	printf("\n");
    485        1.1        is }
    486        1.5    mhitch #endif
    487