Home | History | Annotate | Line # | Download | only in dev
bztzsc.c revision 1.34
      1  1.34       mrg /*	$NetBSD: bztzsc.c,v 1.34 2010/06/06 04:50:06 mrg Exp $ */
      2   1.1        is 
      3   1.1        is /*
      4   1.5    mhitch  * Copyright (c) 1997 Michael L. Hitch
      5   1.1        is  * Copyright (c) 1996 Ignatios Souvatzis
      6   1.1        is  * Copyright (c) 1982, 1990 The Regents of the University of California.
      7   1.1        is  * All rights reserved.
      8   1.1        is  *
      9   1.1        is  * Redistribution and use in source and binary forms, with or without
     10   1.1        is  * modification, are permitted provided that the following conditions
     11   1.1        is  * are met:
     12   1.1        is  * 1. Redistributions of source code must retain the above copyright
     13   1.1        is  *    notice, this list of conditions and the following disclaimer.
     14   1.1        is  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1        is  *    notice, this list of conditions and the following disclaimer in the
     16   1.1        is  *    documentation and/or other materials provided with the distribution.
     17  1.32       snj  * 3. Neither the name of the University nor the names of its contributors
     18   1.1        is  *    may be used to endorse or promote products derived from this software
     19   1.1        is  *    without specific prior written permission.
     20   1.1        is  *
     21   1.1        is  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     22   1.1        is  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     23   1.1        is  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     24   1.1        is  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     25   1.1        is  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     26   1.1        is  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     27   1.1        is  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     28   1.1        is  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     29   1.1        is  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     30   1.1        is  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     31   1.1        is  * SUCH DAMAGE.
     32   1.1        is  *
     33   1.1        is  */
     34   1.1        is 
     35   1.5    mhitch /*
     36   1.5    mhitch  * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis.  Conversion to
     37   1.5    mhitch  * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
     38   1.5    mhitch  */
     39  1.17   aymeric 
     40  1.34       mrg #include "opt_m68k_arch.h"
     41  1.34       mrg 
     42  1.17   aymeric #include <sys/cdefs.h>
     43  1.34       mrg __KERNEL_RCSID(0, "$NetBSD: bztzsc.c,v 1.34 2010/06/06 04:50:06 mrg Exp $");
     44   1.5    mhitch 
     45   1.5    mhitch #include <sys/types.h>
     46   1.1        is #include <sys/param.h>
     47   1.1        is #include <sys/systm.h>
     48   1.1        is #include <sys/kernel.h>
     49   1.5    mhitch #include <sys/errno.h>
     50   1.5    mhitch #include <sys/ioctl.h>
     51   1.1        is #include <sys/device.h>
     52   1.5    mhitch #include <sys/buf.h>
     53   1.5    mhitch #include <sys/proc.h>
     54   1.5    mhitch #include <sys/queue.h>
     55   1.5    mhitch 
     56  1.20   thorpej #include <uvm/uvm_extern.h>
     57  1.20   thorpej 
     58   1.4    bouyer #include <dev/scsipi/scsi_all.h>
     59   1.4    bouyer #include <dev/scsipi/scsipi_all.h>
     60   1.4    bouyer #include <dev/scsipi/scsiconf.h>
     61   1.5    mhitch #include <dev/scsipi/scsi_message.h>
     62   1.5    mhitch 
     63   1.5    mhitch #include <machine/cpu.h>
     64   1.5    mhitch #include <machine/param.h>
     65   1.5    mhitch 
     66   1.5    mhitch #include <dev/ic/ncr53c9xreg.h>
     67   1.5    mhitch #include <dev/ic/ncr53c9xvar.h>
     68   1.5    mhitch 
     69   1.1        is #include <amiga/amiga/isr.h>
     70   1.5    mhitch #include <amiga/dev/bztzscvar.h>
     71   1.1        is #include <amiga/dev/zbusvar.h>
     72   1.1        is 
     73  1.29        is #ifdef __powerpc__
     74  1.29        is #define badaddr(a)      badaddr_read(a, 2, NULL)
     75  1.29        is #endif
     76  1.29        is 
     77  1.31   tsutsui int	bztzscmatch(device_t, cfdata_t, void *);
     78  1.31   tsutsui void	bztzscattach(device_t, device_t, void *);
     79   1.5    mhitch 
     80   1.5    mhitch /* Linkup to the rest of the kernel */
     81  1.31   tsutsui CFATTACH_DECL_NEW(bztzsc, sizeof(struct bztzsc_softc),
     82  1.19   thorpej     bztzscmatch, bztzscattach, NULL, NULL);
     83   1.1        is 
     84   1.5    mhitch /*
     85   1.5    mhitch  * Functions and the switch for the MI code.
     86   1.5    mhitch  */
     87  1.31   tsutsui uint8_t	bztzsc_read_reg(struct ncr53c9x_softc *, int);
     88  1.31   tsutsui void	bztzsc_write_reg(struct ncr53c9x_softc *, int, uint8_t);
     89  1.16   aymeric int	bztzsc_dma_isintr(struct ncr53c9x_softc *);
     90  1.16   aymeric void	bztzsc_dma_reset(struct ncr53c9x_softc *);
     91  1.16   aymeric int	bztzsc_dma_intr(struct ncr53c9x_softc *);
     92  1.31   tsutsui int	bztzsc_dma_setup(struct ncr53c9x_softc *, uint8_t **,
     93  1.16   aymeric 	    size_t *, int, size_t *);
     94  1.16   aymeric void	bztzsc_dma_go(struct ncr53c9x_softc *);
     95  1.16   aymeric void	bztzsc_dma_stop(struct ncr53c9x_softc *);
     96  1.16   aymeric int	bztzsc_dma_isactive(struct ncr53c9x_softc *);
     97   1.5    mhitch 
     98   1.5    mhitch struct ncr53c9x_glue bztzsc_glue = {
     99   1.5    mhitch 	bztzsc_read_reg,
    100   1.5    mhitch 	bztzsc_write_reg,
    101   1.5    mhitch 	bztzsc_dma_isintr,
    102   1.5    mhitch 	bztzsc_dma_reset,
    103   1.5    mhitch 	bztzsc_dma_intr,
    104   1.5    mhitch 	bztzsc_dma_setup,
    105   1.5    mhitch 	bztzsc_dma_go,
    106   1.5    mhitch 	bztzsc_dma_stop,
    107   1.5    mhitch 	bztzsc_dma_isactive,
    108  1.31   tsutsui 	NULL,
    109   1.1        is };
    110   1.1        is 
    111   1.5    mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    112   1.5    mhitch u_long bztzsc_max_dma = 1024;
    113   1.5    mhitch extern int ser_open_speed;
    114   1.5    mhitch 
    115   1.5    mhitch u_long bztzsc_cnt_pio = 0;	/* number of PIO transfers */
    116   1.5    mhitch u_long bztzsc_cnt_dma = 0;	/* number of DMA transfers */
    117   1.5    mhitch u_long bztzsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    118   1.5    mhitch u_long bztzsc_cnt_dma3 = 0;	/* number of pages combined */
    119   1.5    mhitch 
    120   1.5    mhitch #ifdef DEBUG
    121   1.5    mhitch struct {
    122  1.31   tsutsui 	uint8_t hardbits;
    123  1.31   tsutsui 	uint8_t status;
    124  1.31   tsutsui 	uint8_t xx;
    125  1.31   tsutsui 	uint8_t yy;
    126   1.5    mhitch } bztzsc_trace[128];
    127   1.5    mhitch int bztzsc_trace_ptr = 0;
    128   1.5    mhitch int bztzsc_trace_enable = 1;
    129  1.16   aymeric void bztzsc_dump(void);
    130   1.5    mhitch #endif
    131   1.1        is 
    132   1.1        is /*
    133   1.5    mhitch  * if we are a Phase5 Blizzard 2060 SCSI
    134   1.1        is  */
    135   1.1        is int
    136  1.31   tsutsui bztzscmatch(device_t parent, cfdata_t cf, void *aux)
    137   1.1        is {
    138   1.1        is 	struct zbus_args *zap;
    139  1.31   tsutsui 	volatile uint8_t *regs;
    140   1.1        is 
    141   1.5    mhitch 	zap = aux;
    142   1.6    mhitch 	if (zap->manid != 0x2140 || zap->prodid != 24)
    143  1.31   tsutsui 		return 0;
    144  1.31   tsutsui 	regs = &((volatile uint8_t *)zap->va)[0x1ff00];
    145  1.26  christos 	if (badaddr((void *)__UNVOLATILE(regs)))
    146  1.31   tsutsui 		return 0;
    147   1.5    mhitch 	regs[NCR_CFG1 * 4] = 0;
    148   1.5    mhitch 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    149   1.5    mhitch 	delay(5);
    150   1.5    mhitch 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    151  1.31   tsutsui 		return 0;
    152  1.31   tsutsui 	return 1;
    153   1.1        is }
    154   1.1        is 
    155   1.5    mhitch /*
    156   1.5    mhitch  * Attach this instance, and then all the sub-devices
    157   1.5    mhitch  */
    158   1.1        is void
    159  1.31   tsutsui bztzscattach(device_t parent, device_t self, void *aux)
    160   1.1        is {
    161  1.31   tsutsui 	struct bztzsc_softc *bsc = device_private(self);
    162   1.5    mhitch 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    163   1.1        is 	struct zbus_args  *zap;
    164   1.5    mhitch 	extern u_long scsi_nosync;
    165   1.5    mhitch 	extern int shift_nosync;
    166   1.5    mhitch 	extern int ncr53c9x_debug;
    167   1.5    mhitch 
    168   1.5    mhitch 	/*
    169   1.5    mhitch 	 * Set up the glue for MI code early; we use some of it here.
    170   1.5    mhitch 	 */
    171  1.31   tsutsui 	sc->sc_dev = self;
    172   1.5    mhitch 	sc->sc_glue = &bztzsc_glue;
    173   1.5    mhitch 
    174   1.5    mhitch 	/*
    175   1.5    mhitch 	 * Save the regs
    176   1.5    mhitch 	 */
    177   1.5    mhitch 	zap = aux;
    178  1.31   tsutsui 	bsc->sc_reg = &((volatile uint8_t *)zap->va)[0x1ff00];
    179   1.5    mhitch 	bsc->sc_dmabase = &bsc->sc_reg[0xf0];
    180   1.5    mhitch 
    181  1.24     lukem 	sc->sc_freq = 40;		/* Clocked at 40 MHz */
    182   1.5    mhitch 
    183  1.31   tsutsui 	aprint_normal(": address %p", bsc->sc_reg);
    184   1.5    mhitch 
    185   1.5    mhitch 	sc->sc_id = 7;
    186   1.5    mhitch 
    187   1.5    mhitch 	/*
    188   1.5    mhitch 	 * It is necessary to try to load the 2nd config register here,
    189   1.5    mhitch 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    190   1.5    mhitch 	 * will not set up the defaults correctly.
    191   1.5    mhitch 	 */
    192   1.5    mhitch 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    193   1.5    mhitch 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    194   1.5    mhitch 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    195   1.5    mhitch 	sc->sc_rev = NCR_VARIANT_FAS216;
    196   1.5    mhitch 
    197   1.5    mhitch 	/*
    198   1.5    mhitch 	 * This is the value used to start sync negotiations
    199   1.5    mhitch 	 * Note that the NCR register "SYNCTP" is programmed
    200   1.5    mhitch 	 * in "clocks per byte", and has a minimum value of 4.
    201   1.5    mhitch 	 * The SCSI period used in negotiation is one-fourth
    202   1.5    mhitch 	 * of the time (in nanoseconds) needed to transfer one byte.
    203   1.5    mhitch 	 * Since the chip's clock is given in MHz, we have the following
    204   1.5    mhitch 	 * formula: 4 * period = (1000 / freq) * 4
    205   1.5    mhitch 	 */
    206   1.5    mhitch 	sc->sc_minsync = 1000 / sc->sc_freq;
    207   1.5    mhitch 
    208   1.5    mhitch 	/*
    209   1.5    mhitch 	 * get flags from -I argument and set cf_flags.
    210   1.5    mhitch 	 * NOTE: low 8 bits are to disable disconnect, and the next
    211   1.5    mhitch 	 *       8 bits are to disable sync.
    212   1.5    mhitch 	 */
    213  1.31   tsutsui 	device_cfdata(self)->cf_flags |= (scsi_nosync >> shift_nosync)
    214   1.5    mhitch 	    & 0xffff;
    215   1.5    mhitch 	shift_nosync += 16;
    216   1.5    mhitch 
    217   1.5    mhitch 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    218   1.5    mhitch 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    219   1.5    mhitch 	shift_nosync += 16;
    220   1.5    mhitch 
    221   1.5    mhitch #if 1
    222   1.5    mhitch 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    223   1.5    mhitch 		sc->sc_minsync = 0;
    224   1.5    mhitch #endif
    225   1.1        is 
    226   1.5    mhitch 	/* Really no limit, but since we want to fit into the TCR... */
    227   1.5    mhitch 	sc->sc_maxxfer = 64 * 1024;
    228   1.1        is 
    229   1.5    mhitch 	bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    230   1.1        is 
    231   1.5    mhitch 	/*
    232   1.5    mhitch 	 * Configure interrupts.
    233   1.5    mhitch 	 */
    234  1.14   tsutsui 	bsc->sc_isr.isr_intr = ncr53c9x_intr;
    235   1.5    mhitch 	bsc->sc_isr.isr_arg  = sc;
    236   1.5    mhitch 	bsc->sc_isr.isr_ipl  = 2;
    237   1.5    mhitch 	add_isr(&bsc->sc_isr);
    238   1.5    mhitch 
    239   1.5    mhitch 	/*
    240   1.5    mhitch 	 * Now try to attach all the sub-devices
    241   1.5    mhitch 	 */
    242  1.15    bouyer 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
    243  1.15    bouyer 	sc->sc_adapter.adapt_minphys = minphys;
    244  1.15    bouyer 	ncr53c9x_attach(sc);
    245   1.5    mhitch }
    246   1.1        is 
    247   1.5    mhitch /*
    248   1.5    mhitch  * Glue functions.
    249   1.5    mhitch  */
    250   1.1        is 
    251  1.31   tsutsui uint8_t
    252  1.16   aymeric bztzsc_read_reg(struct ncr53c9x_softc *sc, int reg)
    253   1.5    mhitch {
    254   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    255   1.1        is 
    256   1.5    mhitch 	return bsc->sc_reg[reg * 4];
    257   1.5    mhitch }
    258   1.1        is 
    259   1.5    mhitch void
    260  1.31   tsutsui bztzsc_write_reg(struct ncr53c9x_softc *sc, int reg, uint8_t val)
    261   1.5    mhitch {
    262   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    263  1.31   tsutsui 	uint8_t v = val;
    264   1.1        is 
    265   1.5    mhitch 	bsc->sc_reg[reg * 4] = v;
    266   1.5    mhitch #ifdef DEBUG
    267  1.13   thorpej if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
    268   1.5    mhitch   reg == NCR_CMD/* && bsc->sc_active*/) {
    269   1.5    mhitch   bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
    270   1.5    mhitch /*  printf(" cmd %x", v);*/
    271   1.5    mhitch }
    272   1.5    mhitch #endif
    273   1.5    mhitch }
    274   1.1        is 
    275   1.5    mhitch int
    276  1.16   aymeric bztzsc_dma_isintr(struct ncr53c9x_softc *sc)
    277   1.5    mhitch {
    278   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    279   1.1        is 
    280   1.5    mhitch 	if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    281   1.5    mhitch 		return 0;
    282   1.1        is 
    283   1.5    mhitch 	if (sc->sc_state == NCR_CONNECTED)
    284   1.5    mhitch 		bsc->sc_reg[0xe0] = 0;			/* Turn LED on */
    285   1.5    mhitch 	else
    286   1.5    mhitch 		bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    287   1.1        is 
    288   1.5    mhitch #ifdef DEBUG
    289  1.13   thorpej if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ bztzsc_trace_enable) {
    290   1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
    291   1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
    292   1.5    mhitch   bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
    293   1.5    mhitch   bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
    294   1.1        is }
    295   1.5    mhitch #endif
    296   1.5    mhitch 	return 1;
    297   1.1        is }
    298   1.1        is 
    299   1.1        is void
    300  1.16   aymeric bztzsc_dma_reset(struct ncr53c9x_softc *sc)
    301   1.1        is {
    302   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    303   1.5    mhitch 
    304   1.5    mhitch 	bsc->sc_active = 0;
    305   1.1        is }
    306   1.1        is 
    307   1.1        is int
    308  1.16   aymeric bztzsc_dma_intr(struct ncr53c9x_softc *sc)
    309   1.1        is {
    310   1.5    mhitch 	register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    311   1.5    mhitch 	register int	cnt;
    312   1.1        is 
    313   1.5    mhitch 	NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    314   1.5    mhitch 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    315   1.5    mhitch 	    bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    316   1.5    mhitch 	if (bsc->sc_active == 0) {
    317   1.5    mhitch 		printf("bztzsc_intr--inactive DMA\n");
    318   1.5    mhitch 		return -1;
    319   1.5    mhitch 	}
    320   1.1        is 
    321   1.5    mhitch 	/* update sc_dmaaddr and sc_pdmalen */
    322   1.5    mhitch 	cnt = bsc->sc_reg[NCR_TCL * 4];
    323   1.5    mhitch 	cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
    324   1.5    mhitch 	cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
    325   1.5    mhitch 	if (!bsc->sc_datain) {
    326   1.5    mhitch 		cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    327   1.5    mhitch 		bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    328   1.5    mhitch 	}
    329   1.5    mhitch 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    330   1.5    mhitch 	NCR_DMA(("DMA xferred %d\n", cnt));
    331   1.5    mhitch 	if (bsc->sc_xfr_align) {
    332  1.31   tsutsui 		memcpy(*bsc->sc_dmaaddr, bsc->sc_alignbuf, cnt);
    333   1.5    mhitch 		bsc->sc_xfr_align = 0;
    334   1.1        is 	}
    335   1.5    mhitch 	*bsc->sc_dmaaddr += cnt;
    336   1.5    mhitch 	*bsc->sc_pdmalen -= cnt;
    337   1.5    mhitch 	bsc->sc_active = 0;
    338   1.5    mhitch 	return 0;
    339   1.1        is }
    340   1.1        is 
    341   1.1        is int
    342  1.31   tsutsui bztzsc_dma_setup(struct ncr53c9x_softc *sc, uint8_t **addr, size_t *len,
    343  1.16   aymeric                  int datain, size_t *dmasize)
    344   1.5    mhitch {
    345   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    346  1.12        is 	paddr_t pa;
    347  1.31   tsutsui 	uint8_t *ptr;
    348   1.5    mhitch 	size_t xfer;
    349   1.5    mhitch 
    350  1.31   tsutsui 	bsc->sc_dmaaddr = addr;
    351   1.5    mhitch 	bsc->sc_pdmalen = len;
    352   1.5    mhitch 	bsc->sc_datain = datain;
    353   1.5    mhitch 	bsc->sc_dmasize = *dmasize;
    354   1.5    mhitch 	/*
    355   1.5    mhitch 	 * DMA can be nasty for high-speed serial input, so limit the
    356   1.5    mhitch 	 * size of this DMA operation if the serial port is running at
    357   1.5    mhitch 	 * a high speed (higher than 19200 for now - should be adjusted
    358  1.21       wiz 	 * based on CPU type and speed?).
    359   1.5    mhitch 	 * XXX - add serial speed check XXX
    360   1.5    mhitch 	 */
    361   1.5    mhitch 	if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
    362   1.5    mhitch 	    bsc->sc_dmasize > bztzsc_max_dma)
    363   1.5    mhitch 		bsc->sc_dmasize = bztzsc_max_dma;
    364   1.5    mhitch 	ptr = *addr;			/* Kernel virtual address */
    365   1.5    mhitch 	pa = kvtop(ptr);		/* Physical address of DMA */
    366  1.20   thorpej 	xfer = min(bsc->sc_dmasize, PAGE_SIZE - (pa & (PAGE_SIZE - 1)));
    367   1.5    mhitch 	bsc->sc_xfr_align = 0;
    368   1.5    mhitch 	/*
    369   1.5    mhitch 	 * If output and unaligned, stuff odd byte into FIFO
    370   1.5    mhitch 	 */
    371   1.5    mhitch 	if (datain == 0 && (int)ptr & 1) {
    372   1.5    mhitch 		NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
    373   1.5    mhitch 		pa++;
    374   1.5    mhitch 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    375   1.5    mhitch 		bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
    376   1.5    mhitch 	}
    377   1.5    mhitch 	/*
    378   1.5    mhitch 	 * If unaligned address, read unaligned bytes into alignment buffer
    379   1.5    mhitch 	 */
    380   1.5    mhitch 	else if ((int)ptr & 1) {
    381  1.26  christos 		pa = kvtop((void *)&bsc->sc_alignbuf);
    382  1.31   tsutsui 		xfer = bsc->sc_dmasize = min(xfer, sizeof(bsc->sc_alignbuf));
    383   1.5    mhitch 		NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
    384   1.5    mhitch 		bsc->sc_xfr_align = 1;
    385   1.1        is 	}
    386   1.5    mhitch ++bztzsc_cnt_dma;		/* number of DMA operations */
    387   1.1        is 
    388   1.5    mhitch 	while (xfer < bsc->sc_dmasize) {
    389  1.31   tsutsui 		if ((pa + xfer) != kvtop(*addr + xfer))
    390   1.5    mhitch 			break;
    391  1.20   thorpej 		if ((bsc->sc_dmasize - xfer) < PAGE_SIZE)
    392   1.5    mhitch 			xfer = bsc->sc_dmasize;
    393   1.5    mhitch 		else
    394  1.20   thorpej 			xfer += PAGE_SIZE;
    395   1.5    mhitch ++bztzsc_cnt_dma3;
    396   1.5    mhitch 	}
    397   1.5    mhitch if (xfer != *len)
    398   1.5    mhitch   ++bztzsc_cnt_dma2;
    399   1.1        is 
    400   1.5    mhitch 	bsc->sc_dmasize = xfer;
    401   1.5    mhitch 	*dmasize = bsc->sc_dmasize;
    402   1.5    mhitch 	bsc->sc_pa = pa;
    403   1.5    mhitch #if defined(M68040) || defined(M68060)
    404   1.5    mhitch 	if (mmutype == MMU_68040) {
    405   1.5    mhitch 		if (bsc->sc_xfr_align) {
    406   1.5    mhitch 			dma_cachectl(bsc->sc_alignbuf,
    407   1.5    mhitch 			    sizeof(bsc->sc_alignbuf));
    408   1.5    mhitch 		}
    409   1.5    mhitch 		else
    410   1.5    mhitch 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    411   1.5    mhitch 	}
    412   1.5    mhitch #endif
    413   1.1        is 
    414   1.5    mhitch 	pa >>= 1;
    415   1.5    mhitch 	if (!bsc->sc_datain)
    416   1.5    mhitch 		pa |= 0x80000000;
    417  1.31   tsutsui 	bsc->sc_dmabase[12] = (uint8_t)(pa);
    418  1.31   tsutsui 	bsc->sc_dmabase[8] = (uint8_t)(pa >> 8);
    419  1.31   tsutsui 	bsc->sc_dmabase[4] = (uint8_t)(pa >> 16);
    420  1.31   tsutsui 	bsc->sc_dmabase[0] = (uint8_t)(pa >> 24);
    421   1.5    mhitch 	bsc->sc_active = 1;
    422   1.5    mhitch 	return 0;
    423   1.5    mhitch }
    424   1.1        is 
    425   1.5    mhitch void
    426  1.16   aymeric bztzsc_dma_go(struct ncr53c9x_softc *sc)
    427   1.5    mhitch {
    428   1.5    mhitch }
    429   1.1        is 
    430   1.5    mhitch void
    431  1.16   aymeric bztzsc_dma_stop(struct ncr53c9x_softc *sc)
    432   1.5    mhitch {
    433   1.5    mhitch }
    434   1.1        is 
    435   1.5    mhitch int
    436  1.16   aymeric bztzsc_dma_isactive(struct ncr53c9x_softc *sc)
    437   1.5    mhitch {
    438   1.5    mhitch 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    439   1.1        is 
    440   1.5    mhitch 	return bsc->sc_active;
    441   1.1        is }
    442   1.1        is 
    443   1.5    mhitch #ifdef DEBUG
    444   1.1        is void
    445  1.16   aymeric bztzsc_dump(void)
    446   1.1        is {
    447   1.5    mhitch 	int i;
    448   1.1        is 
    449   1.5    mhitch 	i = bztzsc_trace_ptr;
    450   1.5    mhitch 	printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
    451   1.5    mhitch 	do {
    452   1.5    mhitch 		if (bztzsc_trace[i].hardbits == 0) {
    453   1.5    mhitch 			i = (i + 1) & 127;
    454   1.5    mhitch 			continue;
    455   1.5    mhitch 		}
    456   1.5    mhitch 		printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
    457   1.5    mhitch 		    bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
    458   1.5    mhitch 		if (bztzsc_trace[i].status & NCRSTAT_INT)
    459   1.5    mhitch 			printf("NCRINT/");
    460   1.5    mhitch 		if (bztzsc_trace[i].status & NCRSTAT_TC)
    461   1.5    mhitch 			printf("NCRTC/");
    462   1.5    mhitch 		switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
    463   1.5    mhitch 		case 0:
    464   1.5    mhitch 			printf("dataout"); break;
    465   1.5    mhitch 		case 1:
    466   1.5    mhitch 			printf("datain"); break;
    467   1.5    mhitch 		case 2:
    468   1.5    mhitch 			printf("cmdout"); break;
    469   1.5    mhitch 		case 3:
    470   1.5    mhitch 			printf("status"); break;
    471   1.5    mhitch 		case 6:
    472   1.5    mhitch 			printf("msgout"); break;
    473   1.5    mhitch 		case 7:
    474   1.5    mhitch 			printf("msgin"); break;
    475   1.5    mhitch 		default:
    476   1.5    mhitch 			printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
    477   1.5    mhitch 		}
    478   1.5    mhitch 		printf(") ");
    479   1.5    mhitch 		i = (i + 1) & 127;
    480   1.5    mhitch 	} while (i != bztzsc_trace_ptr);
    481   1.5    mhitch 	printf("\n");
    482   1.1        is }
    483   1.5    mhitch #endif
    484