bztzsc.c revision 1.6 1 1.6 mhitch /* $NetBSD: bztzsc.c,v 1.6 1997/10/24 01:43:49 mhitch Exp $ */
2 1.1 is
3 1.1 is /*
4 1.5 mhitch * Copyright (c) 1997 Michael L. Hitch
5 1.1 is * Copyright (c) 1996 Ignatios Souvatzis
6 1.1 is * Copyright (c) 1982, 1990 The Regents of the University of California.
7 1.1 is * All rights reserved.
8 1.1 is *
9 1.1 is * Redistribution and use in source and binary forms, with or without
10 1.1 is * modification, are permitted provided that the following conditions
11 1.1 is * are met:
12 1.1 is * 1. Redistributions of source code must retain the above copyright
13 1.1 is * notice, this list of conditions and the following disclaimer.
14 1.1 is * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 is * notice, this list of conditions and the following disclaimer in the
16 1.1 is * documentation and/or other materials provided with the distribution.
17 1.1 is * 3. All advertising materials mentioning features or use of this software
18 1.1 is * must display the following acknowledgement:
19 1.5 mhitch * This product contains software written by Ignatios Souvatzis and
20 1.5 mhitch * Michael L. Hitch for the NetBSD project.
21 1.1 is * 4. Neither the name of the University nor the names of its contributors
22 1.1 is * may be used to endorse or promote products derived from this software
23 1.1 is * without specific prior written permission.
24 1.1 is *
25 1.1 is * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 is * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 is * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 is * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 is * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 is * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 is * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 is * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 is * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 is * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 is * SUCH DAMAGE.
36 1.1 is *
37 1.1 is */
38 1.1 is
39 1.5 mhitch /*
40 1.5 mhitch * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis. Conversion to
41 1.5 mhitch * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
42 1.5 mhitch */
43 1.5 mhitch
44 1.5 mhitch #include <sys/types.h>
45 1.1 is #include <sys/param.h>
46 1.1 is #include <sys/systm.h>
47 1.1 is #include <sys/kernel.h>
48 1.5 mhitch #include <sys/errno.h>
49 1.5 mhitch #include <sys/ioctl.h>
50 1.1 is #include <sys/device.h>
51 1.5 mhitch #include <sys/buf.h>
52 1.5 mhitch #include <sys/proc.h>
53 1.5 mhitch #include <sys/user.h>
54 1.5 mhitch #include <sys/queue.h>
55 1.5 mhitch
56 1.4 bouyer #include <dev/scsipi/scsi_all.h>
57 1.4 bouyer #include <dev/scsipi/scsipi_all.h>
58 1.4 bouyer #include <dev/scsipi/scsiconf.h>
59 1.5 mhitch #include <dev/scsipi/scsi_message.h>
60 1.5 mhitch
61 1.5 mhitch #include <machine/cpu.h>
62 1.5 mhitch #include <machine/param.h>
63 1.5 mhitch
64 1.5 mhitch #include <dev/ic/ncr53c9xreg.h>
65 1.5 mhitch #include <dev/ic/ncr53c9xvar.h>
66 1.5 mhitch
67 1.1 is #include <amiga/amiga/isr.h>
68 1.5 mhitch #include <amiga/dev/bztzscvar.h>
69 1.1 is #include <amiga/dev/zbusvar.h>
70 1.1 is
71 1.5 mhitch void bztzscattach __P((struct device *, struct device *, void *));
72 1.5 mhitch int bztzscmatch __P((struct device *, struct cfdata *, void *));
73 1.5 mhitch
74 1.5 mhitch /* Linkup to the rest of the kernel */
75 1.5 mhitch struct cfattach bztzsc_ca = {
76 1.5 mhitch sizeof(struct bztzsc_softc), bztzscmatch, bztzscattach
77 1.5 mhitch };
78 1.1 is
79 1.5 mhitch struct cfdriver bztzsc_cd = {
80 1.5 mhitch NULL, "bztzsc", DV_DULL
81 1.1 is };
82 1.1 is
83 1.5 mhitch struct scsipi_adapter bztzsc_switch = {
84 1.5 mhitch ncr53c9x_scsi_cmd,
85 1.5 mhitch minphys, /* no max at this level; handled by DMA code */
86 1.5 mhitch NULL,
87 1.5 mhitch NULL,
88 1.1 is };
89 1.1 is
90 1.5 mhitch struct scsipi_device bztzsc_dev = {
91 1.5 mhitch NULL, /* Use default error handler */
92 1.5 mhitch NULL, /* have a queue, served by this */
93 1.5 mhitch NULL, /* have no async handler */
94 1.5 mhitch NULL, /* Use default 'done' routine */
95 1.1 is };
96 1.1 is
97 1.5 mhitch /*
98 1.5 mhitch * Functions and the switch for the MI code.
99 1.5 mhitch */
100 1.5 mhitch u_char bztzsc_read_reg __P((struct ncr53c9x_softc *, int));
101 1.5 mhitch void bztzsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
102 1.5 mhitch int bztzsc_dma_isintr __P((struct ncr53c9x_softc *));
103 1.5 mhitch void bztzsc_dma_reset __P((struct ncr53c9x_softc *));
104 1.5 mhitch int bztzsc_dma_intr __P((struct ncr53c9x_softc *));
105 1.5 mhitch int bztzsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
106 1.5 mhitch size_t *, int, size_t *));
107 1.5 mhitch void bztzsc_dma_go __P((struct ncr53c9x_softc *));
108 1.5 mhitch void bztzsc_dma_stop __P((struct ncr53c9x_softc *));
109 1.5 mhitch int bztzsc_dma_isactive __P((struct ncr53c9x_softc *));
110 1.5 mhitch
111 1.5 mhitch struct ncr53c9x_glue bztzsc_glue = {
112 1.5 mhitch bztzsc_read_reg,
113 1.5 mhitch bztzsc_write_reg,
114 1.5 mhitch bztzsc_dma_isintr,
115 1.5 mhitch bztzsc_dma_reset,
116 1.5 mhitch bztzsc_dma_intr,
117 1.5 mhitch bztzsc_dma_setup,
118 1.5 mhitch bztzsc_dma_go,
119 1.5 mhitch bztzsc_dma_stop,
120 1.5 mhitch bztzsc_dma_isactive,
121 1.5 mhitch 0,
122 1.1 is };
123 1.1 is
124 1.5 mhitch /* Maximum DMA transfer length to reduce impact on high-speed serial input */
125 1.5 mhitch u_long bztzsc_max_dma = 1024;
126 1.5 mhitch extern int ser_open_speed;
127 1.5 mhitch
128 1.5 mhitch u_long bztzsc_cnt_pio = 0; /* number of PIO transfers */
129 1.5 mhitch u_long bztzsc_cnt_dma = 0; /* number of DMA transfers */
130 1.5 mhitch u_long bztzsc_cnt_dma2 = 0; /* number of DMA transfers broken up */
131 1.5 mhitch u_long bztzsc_cnt_dma3 = 0; /* number of pages combined */
132 1.5 mhitch
133 1.5 mhitch #ifdef DEBUG
134 1.5 mhitch struct {
135 1.5 mhitch u_char hardbits;
136 1.5 mhitch u_char status;
137 1.5 mhitch u_char xx;
138 1.5 mhitch u_char yy;
139 1.5 mhitch } bztzsc_trace[128];
140 1.5 mhitch int bztzsc_trace_ptr = 0;
141 1.5 mhitch int bztzsc_trace_enable = 1;
142 1.5 mhitch void bztzsc_dump __P((void));
143 1.5 mhitch #endif
144 1.1 is
145 1.1 is /*
146 1.5 mhitch * if we are a Phase5 Blizzard 2060 SCSI
147 1.1 is */
148 1.1 is int
149 1.5 mhitch bztzscmatch(parent, cf, aux)
150 1.5 mhitch struct device *parent;
151 1.5 mhitch struct cfdata *cf;
152 1.5 mhitch void *aux;
153 1.1 is {
154 1.1 is struct zbus_args *zap;
155 1.5 mhitch volatile u_char *regs;
156 1.1 is
157 1.5 mhitch zap = aux;
158 1.6 mhitch if (zap->manid != 0x2140 || zap->prodid != 24)
159 1.1 is return(0);
160 1.5 mhitch regs = &((volatile u_char *)zap->va)[0x1ff00];
161 1.5 mhitch if (badaddr((caddr_t)regs))
162 1.1 is return(0);
163 1.5 mhitch regs[NCR_CFG1 * 4] = 0;
164 1.5 mhitch regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
165 1.5 mhitch delay(5);
166 1.5 mhitch if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
167 1.1 is return(0);
168 1.1 is return(1);
169 1.1 is }
170 1.1 is
171 1.5 mhitch /*
172 1.5 mhitch * Attach this instance, and then all the sub-devices
173 1.5 mhitch */
174 1.1 is void
175 1.5 mhitch bztzscattach(parent, self, aux)
176 1.5 mhitch struct device *parent, *self;
177 1.5 mhitch void *aux;
178 1.1 is {
179 1.5 mhitch struct bztzsc_softc *bsc = (void *)self;
180 1.5 mhitch struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
181 1.1 is struct zbus_args *zap;
182 1.5 mhitch extern u_long scsi_nosync;
183 1.5 mhitch extern int shift_nosync;
184 1.5 mhitch extern int ncr53c9x_debug;
185 1.5 mhitch
186 1.5 mhitch /*
187 1.5 mhitch * Set up the glue for MI code early; we use some of it here.
188 1.5 mhitch */
189 1.5 mhitch sc->sc_glue = &bztzsc_glue;
190 1.5 mhitch
191 1.5 mhitch /*
192 1.5 mhitch * Save the regs
193 1.5 mhitch */
194 1.5 mhitch zap = aux;
195 1.5 mhitch bsc->sc_reg = &((volatile u_char *)zap->va)[0x1ff00];
196 1.5 mhitch bsc->sc_dmabase = &bsc->sc_reg[0xf0];
197 1.5 mhitch
198 1.5 mhitch sc->sc_freq = 40; /* Clocked at 40Mhz */
199 1.5 mhitch
200 1.5 mhitch printf(": address %p", bsc->sc_reg);
201 1.5 mhitch
202 1.5 mhitch sc->sc_id = 7;
203 1.5 mhitch
204 1.5 mhitch /*
205 1.5 mhitch * It is necessary to try to load the 2nd config register here,
206 1.5 mhitch * to find out what rev the FAS chip is, else the ncr53c9x_reset
207 1.5 mhitch * will not set up the defaults correctly.
208 1.5 mhitch */
209 1.5 mhitch sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
210 1.5 mhitch sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
211 1.5 mhitch sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
212 1.5 mhitch sc->sc_rev = NCR_VARIANT_FAS216;
213 1.5 mhitch
214 1.5 mhitch /*
215 1.5 mhitch * This is the value used to start sync negotiations
216 1.5 mhitch * Note that the NCR register "SYNCTP" is programmed
217 1.5 mhitch * in "clocks per byte", and has a minimum value of 4.
218 1.5 mhitch * The SCSI period used in negotiation is one-fourth
219 1.5 mhitch * of the time (in nanoseconds) needed to transfer one byte.
220 1.5 mhitch * Since the chip's clock is given in MHz, we have the following
221 1.5 mhitch * formula: 4 * period = (1000 / freq) * 4
222 1.5 mhitch */
223 1.5 mhitch sc->sc_minsync = 1000 / sc->sc_freq;
224 1.5 mhitch
225 1.5 mhitch /*
226 1.5 mhitch * get flags from -I argument and set cf_flags.
227 1.5 mhitch * NOTE: low 8 bits are to disable disconnect, and the next
228 1.5 mhitch * 8 bits are to disable sync.
229 1.5 mhitch */
230 1.5 mhitch sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
231 1.5 mhitch & 0xffff;
232 1.5 mhitch shift_nosync += 16;
233 1.5 mhitch
234 1.5 mhitch /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
235 1.5 mhitch ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
236 1.5 mhitch shift_nosync += 16;
237 1.5 mhitch
238 1.5 mhitch #if 1
239 1.5 mhitch if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
240 1.5 mhitch sc->sc_minsync = 0;
241 1.5 mhitch #endif
242 1.1 is
243 1.5 mhitch /* Really no limit, but since we want to fit into the TCR... */
244 1.5 mhitch sc->sc_maxxfer = 64 * 1024;
245 1.1 is
246 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
247 1.1 is
248 1.5 mhitch /*
249 1.5 mhitch * Configure interrupts.
250 1.5 mhitch */
251 1.5 mhitch bsc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
252 1.5 mhitch bsc->sc_isr.isr_arg = sc;
253 1.5 mhitch bsc->sc_isr.isr_ipl = 2;
254 1.5 mhitch add_isr(&bsc->sc_isr);
255 1.5 mhitch
256 1.5 mhitch /*
257 1.5 mhitch * Now try to attach all the sub-devices
258 1.5 mhitch */
259 1.5 mhitch ncr53c9x_attach(sc, &bztzsc_switch, &bztzsc_dev);
260 1.5 mhitch }
261 1.1 is
262 1.5 mhitch /*
263 1.5 mhitch * Glue functions.
264 1.5 mhitch */
265 1.1 is
266 1.5 mhitch u_char
267 1.5 mhitch bztzsc_read_reg(sc, reg)
268 1.5 mhitch struct ncr53c9x_softc *sc;
269 1.5 mhitch int reg;
270 1.5 mhitch {
271 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
272 1.1 is
273 1.5 mhitch return bsc->sc_reg[reg * 4];
274 1.5 mhitch }
275 1.1 is
276 1.5 mhitch void
277 1.5 mhitch bztzsc_write_reg(sc, reg, val)
278 1.5 mhitch struct ncr53c9x_softc *sc;
279 1.5 mhitch int reg;
280 1.5 mhitch u_char val;
281 1.5 mhitch {
282 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
283 1.5 mhitch u_char v = val;
284 1.1 is
285 1.5 mhitch bsc->sc_reg[reg * 4] = v;
286 1.5 mhitch #ifdef DEBUG
287 1.5 mhitch if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL*/ &&
288 1.5 mhitch reg == NCR_CMD/* && bsc->sc_active*/) {
289 1.5 mhitch bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
290 1.5 mhitch /* printf(" cmd %x", v);*/
291 1.5 mhitch }
292 1.5 mhitch #endif
293 1.5 mhitch }
294 1.1 is
295 1.5 mhitch int
296 1.5 mhitch bztzsc_dma_isintr(sc)
297 1.5 mhitch struct ncr53c9x_softc *sc;
298 1.5 mhitch {
299 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
300 1.1 is
301 1.5 mhitch if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
302 1.5 mhitch return 0;
303 1.1 is
304 1.5 mhitch if (sc->sc_state == NCR_CONNECTED)
305 1.5 mhitch bsc->sc_reg[0xe0] = 0; /* Turn LED on */
306 1.5 mhitch else
307 1.5 mhitch bsc->sc_reg[0xe0] = BZTZSC_PB_LED; /* Turn LED off */
308 1.1 is
309 1.5 mhitch #ifdef DEBUG
310 1.5 mhitch if (/*sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL &&*/ bztzsc_trace_enable) {
311 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
312 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
313 1.5 mhitch bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
314 1.5 mhitch bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
315 1.1 is }
316 1.5 mhitch #endif
317 1.5 mhitch return 1;
318 1.1 is }
319 1.1 is
320 1.1 is void
321 1.5 mhitch bztzsc_dma_reset(sc)
322 1.5 mhitch struct ncr53c9x_softc *sc;
323 1.1 is {
324 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
325 1.5 mhitch
326 1.5 mhitch bsc->sc_active = 0;
327 1.1 is }
328 1.1 is
329 1.1 is int
330 1.5 mhitch bztzsc_dma_intr(sc)
331 1.5 mhitch struct ncr53c9x_softc *sc;
332 1.1 is {
333 1.5 mhitch register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
334 1.5 mhitch register int cnt;
335 1.1 is
336 1.5 mhitch NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
337 1.5 mhitch bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
338 1.5 mhitch bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
339 1.5 mhitch if (bsc->sc_active == 0) {
340 1.5 mhitch printf("bztzsc_intr--inactive DMA\n");
341 1.5 mhitch return -1;
342 1.5 mhitch }
343 1.1 is
344 1.5 mhitch /* update sc_dmaaddr and sc_pdmalen */
345 1.5 mhitch cnt = bsc->sc_reg[NCR_TCL * 4];
346 1.5 mhitch cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
347 1.5 mhitch cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
348 1.5 mhitch if (!bsc->sc_datain) {
349 1.5 mhitch cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
350 1.5 mhitch bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
351 1.5 mhitch }
352 1.5 mhitch cnt = bsc->sc_dmasize - cnt; /* number of bytes transferred */
353 1.5 mhitch NCR_DMA(("DMA xferred %d\n", cnt));
354 1.5 mhitch if (bsc->sc_xfr_align) {
355 1.5 mhitch bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
356 1.5 mhitch bsc->sc_xfr_align = 0;
357 1.1 is }
358 1.5 mhitch *bsc->sc_dmaaddr += cnt;
359 1.5 mhitch *bsc->sc_pdmalen -= cnt;
360 1.5 mhitch bsc->sc_active = 0;
361 1.5 mhitch return 0;
362 1.1 is }
363 1.1 is
364 1.1 is int
365 1.5 mhitch bztzsc_dma_setup(sc, addr, len, datain, dmasize)
366 1.5 mhitch struct ncr53c9x_softc *sc;
367 1.5 mhitch caddr_t *addr;
368 1.5 mhitch size_t *len;
369 1.5 mhitch int datain;
370 1.5 mhitch size_t *dmasize;
371 1.5 mhitch {
372 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
373 1.5 mhitch vm_offset_t pa;
374 1.5 mhitch u_char *ptr;
375 1.5 mhitch size_t xfer;
376 1.5 mhitch
377 1.5 mhitch bsc->sc_dmaaddr = addr;
378 1.5 mhitch bsc->sc_pdmalen = len;
379 1.5 mhitch bsc->sc_datain = datain;
380 1.5 mhitch bsc->sc_dmasize = *dmasize;
381 1.5 mhitch /*
382 1.5 mhitch * DMA can be nasty for high-speed serial input, so limit the
383 1.5 mhitch * size of this DMA operation if the serial port is running at
384 1.5 mhitch * a high speed (higher than 19200 for now - should be adjusted
385 1.5 mhitch * based on cpu type and speed?).
386 1.5 mhitch * XXX - add serial speed check XXX
387 1.5 mhitch */
388 1.5 mhitch if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
389 1.5 mhitch bsc->sc_dmasize > bztzsc_max_dma)
390 1.5 mhitch bsc->sc_dmasize = bztzsc_max_dma;
391 1.5 mhitch ptr = *addr; /* Kernel virtual address */
392 1.5 mhitch pa = kvtop(ptr); /* Physical address of DMA */
393 1.5 mhitch xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
394 1.5 mhitch bsc->sc_xfr_align = 0;
395 1.5 mhitch /*
396 1.5 mhitch * If output and unaligned, stuff odd byte into FIFO
397 1.5 mhitch */
398 1.5 mhitch if (datain == 0 && (int)ptr & 1) {
399 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
400 1.5 mhitch pa++;
401 1.5 mhitch xfer--; /* XXXX CHECK THIS !!!! XXXX */
402 1.5 mhitch bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
403 1.5 mhitch }
404 1.5 mhitch /*
405 1.5 mhitch * If unaligned address, read unaligned bytes into alignment buffer
406 1.5 mhitch */
407 1.5 mhitch else if ((int)ptr & 1) {
408 1.5 mhitch pa = kvtop((caddr_t)&bsc->sc_alignbuf);
409 1.5 mhitch xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
410 1.5 mhitch NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
411 1.5 mhitch bsc->sc_xfr_align = 1;
412 1.1 is }
413 1.5 mhitch ++bztzsc_cnt_dma; /* number of DMA operations */
414 1.1 is
415 1.5 mhitch while (xfer < bsc->sc_dmasize) {
416 1.5 mhitch if ((pa + xfer) != kvtop(*addr + xfer))
417 1.5 mhitch break;
418 1.5 mhitch if ((bsc->sc_dmasize - xfer) < NBPG)
419 1.5 mhitch xfer = bsc->sc_dmasize;
420 1.5 mhitch else
421 1.5 mhitch xfer += NBPG;
422 1.5 mhitch ++bztzsc_cnt_dma3;
423 1.5 mhitch }
424 1.5 mhitch if (xfer != *len)
425 1.5 mhitch ++bztzsc_cnt_dma2;
426 1.1 is
427 1.5 mhitch bsc->sc_dmasize = xfer;
428 1.5 mhitch *dmasize = bsc->sc_dmasize;
429 1.5 mhitch bsc->sc_pa = pa;
430 1.5 mhitch #if defined(M68040) || defined(M68060)
431 1.5 mhitch if (mmutype == MMU_68040) {
432 1.5 mhitch if (bsc->sc_xfr_align) {
433 1.5 mhitch dma_cachectl(bsc->sc_alignbuf,
434 1.5 mhitch sizeof(bsc->sc_alignbuf));
435 1.5 mhitch }
436 1.5 mhitch else
437 1.5 mhitch dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
438 1.5 mhitch }
439 1.5 mhitch #endif
440 1.1 is
441 1.5 mhitch pa >>= 1;
442 1.5 mhitch if (!bsc->sc_datain)
443 1.5 mhitch pa |= 0x80000000;
444 1.5 mhitch bsc->sc_dmabase[12] = (u_int8_t)(pa);
445 1.5 mhitch bsc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
446 1.5 mhitch bsc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
447 1.5 mhitch bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
448 1.5 mhitch bsc->sc_active = 1;
449 1.5 mhitch return 0;
450 1.5 mhitch }
451 1.1 is
452 1.5 mhitch void
453 1.5 mhitch bztzsc_dma_go(sc)
454 1.5 mhitch struct ncr53c9x_softc *sc;
455 1.5 mhitch {
456 1.5 mhitch }
457 1.1 is
458 1.5 mhitch void
459 1.5 mhitch bztzsc_dma_stop(sc)
460 1.5 mhitch struct ncr53c9x_softc *sc;
461 1.5 mhitch {
462 1.5 mhitch }
463 1.1 is
464 1.5 mhitch int
465 1.5 mhitch bztzsc_dma_isactive(sc)
466 1.5 mhitch struct ncr53c9x_softc *sc;
467 1.5 mhitch {
468 1.5 mhitch struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
469 1.1 is
470 1.5 mhitch return bsc->sc_active;
471 1.1 is }
472 1.1 is
473 1.5 mhitch #ifdef DEBUG
474 1.1 is void
475 1.5 mhitch bztzsc_dump()
476 1.1 is {
477 1.5 mhitch int i;
478 1.1 is
479 1.5 mhitch i = bztzsc_trace_ptr;
480 1.5 mhitch printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
481 1.5 mhitch do {
482 1.5 mhitch if (bztzsc_trace[i].hardbits == 0) {
483 1.5 mhitch i = (i + 1) & 127;
484 1.5 mhitch continue;
485 1.5 mhitch }
486 1.5 mhitch printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
487 1.5 mhitch bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
488 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_INT)
489 1.5 mhitch printf("NCRINT/");
490 1.5 mhitch if (bztzsc_trace[i].status & NCRSTAT_TC)
491 1.5 mhitch printf("NCRTC/");
492 1.5 mhitch switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
493 1.5 mhitch case 0:
494 1.5 mhitch printf("dataout"); break;
495 1.5 mhitch case 1:
496 1.5 mhitch printf("datain"); break;
497 1.5 mhitch case 2:
498 1.5 mhitch printf("cmdout"); break;
499 1.5 mhitch case 3:
500 1.5 mhitch printf("status"); break;
501 1.5 mhitch case 6:
502 1.5 mhitch printf("msgout"); break;
503 1.5 mhitch case 7:
504 1.5 mhitch printf("msgin"); break;
505 1.5 mhitch default:
506 1.5 mhitch printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
507 1.5 mhitch }
508 1.5 mhitch printf(") ");
509 1.5 mhitch i = (i + 1) & 127;
510 1.5 mhitch } while (i != bztzsc_trace_ptr);
511 1.5 mhitch printf("\n");
512 1.1 is }
513 1.5 mhitch #endif
514