Home | History | Annotate | Line # | Download | only in dev
bztzsc.c revision 1.12
      1 /*	$NetBSD: bztzsc.c,v 1.12 1999/09/25 21:47:06 is Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1997 Michael L. Hitch
      5  * Copyright (c) 1996 Ignatios Souvatzis
      6  * Copyright (c) 1982, 1990 The Regents of the University of California.
      7  * All rights reserved.
      8  *
      9  * Redistribution and use in source and binary forms, with or without
     10  * modification, are permitted provided that the following conditions
     11  * are met:
     12  * 1. Redistributions of source code must retain the above copyright
     13  *    notice, this list of conditions and the following disclaimer.
     14  * 2. Redistributions in binary form must reproduce the above copyright
     15  *    notice, this list of conditions and the following disclaimer in the
     16  *    documentation and/or other materials provided with the distribution.
     17  * 3. All advertising materials mentioning features or use of this software
     18  *    must display the following acknowledgement:
     19  *	This product contains software written by Ignatios Souvatzis and
     20  *	Michael L. Hitch for the NetBSD project.
     21  * 4. Neither the name of the University nor the names of its contributors
     22  *    may be used to endorse or promote products derived from this software
     23  *    without specific prior written permission.
     24  *
     25  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     26  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     27  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     28  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     29  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     30  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     31  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     32  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     33  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     34  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     35  * SUCH DAMAGE.
     36  *
     37  */
     38 
     39 /*
     40  * Initial amiga Blizzard 2060 driver by Ingatios Souvatzis.  Conversion to
     41  * 53c9x MI driver by Michael L. Hitch (mhitch (at) montana.edu).
     42  */
     43 
     44 #include <sys/types.h>
     45 #include <sys/param.h>
     46 #include <sys/systm.h>
     47 #include <sys/kernel.h>
     48 #include <sys/errno.h>
     49 #include <sys/ioctl.h>
     50 #include <sys/device.h>
     51 #include <sys/buf.h>
     52 #include <sys/proc.h>
     53 #include <sys/user.h>
     54 #include <sys/queue.h>
     55 
     56 #include <dev/scsipi/scsi_all.h>
     57 #include <dev/scsipi/scsipi_all.h>
     58 #include <dev/scsipi/scsiconf.h>
     59 #include <dev/scsipi/scsi_message.h>
     60 
     61 #include <machine/cpu.h>
     62 #include <machine/param.h>
     63 
     64 #include <dev/ic/ncr53c9xreg.h>
     65 #include <dev/ic/ncr53c9xvar.h>
     66 
     67 #include <amiga/amiga/isr.h>
     68 #include <amiga/dev/bztzscvar.h>
     69 #include <amiga/dev/zbusvar.h>
     70 
     71 void	bztzscattach	__P((struct device *, struct device *, void *));
     72 int	bztzscmatch	__P((struct device *, struct cfdata *, void *));
     73 
     74 /* Linkup to the rest of the kernel */
     75 struct cfattach bztzsc_ca = {
     76 	sizeof(struct bztzsc_softc), bztzscmatch, bztzscattach
     77 };
     78 
     79 struct scsipi_device bztzsc_dev = {
     80 	NULL,			/* Use default error handler */
     81 	NULL,			/* have a queue, served by this */
     82 	NULL,			/* have no async handler */
     83 	NULL,			/* Use default 'done' routine */
     84 };
     85 
     86 /*
     87  * Functions and the switch for the MI code.
     88  */
     89 u_char	bztzsc_read_reg __P((struct ncr53c9x_softc *, int));
     90 void	bztzsc_write_reg __P((struct ncr53c9x_softc *, int, u_char));
     91 int	bztzsc_dma_isintr __P((struct ncr53c9x_softc *));
     92 void	bztzsc_dma_reset __P((struct ncr53c9x_softc *));
     93 int	bztzsc_dma_intr __P((struct ncr53c9x_softc *));
     94 int	bztzsc_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
     95 	    size_t *, int, size_t *));
     96 void	bztzsc_dma_go __P((struct ncr53c9x_softc *));
     97 void	bztzsc_dma_stop __P((struct ncr53c9x_softc *));
     98 int	bztzsc_dma_isactive __P((struct ncr53c9x_softc *));
     99 
    100 struct ncr53c9x_glue bztzsc_glue = {
    101 	bztzsc_read_reg,
    102 	bztzsc_write_reg,
    103 	bztzsc_dma_isintr,
    104 	bztzsc_dma_reset,
    105 	bztzsc_dma_intr,
    106 	bztzsc_dma_setup,
    107 	bztzsc_dma_go,
    108 	bztzsc_dma_stop,
    109 	bztzsc_dma_isactive,
    110 	0,
    111 };
    112 
    113 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
    114 u_long bztzsc_max_dma = 1024;
    115 extern int ser_open_speed;
    116 
    117 u_long bztzsc_cnt_pio = 0;	/* number of PIO transfers */
    118 u_long bztzsc_cnt_dma = 0;	/* number of DMA transfers */
    119 u_long bztzsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
    120 u_long bztzsc_cnt_dma3 = 0;	/* number of pages combined */
    121 
    122 #ifdef DEBUG
    123 struct {
    124 	u_char hardbits;
    125 	u_char status;
    126 	u_char xx;
    127 	u_char yy;
    128 } bztzsc_trace[128];
    129 int bztzsc_trace_ptr = 0;
    130 int bztzsc_trace_enable = 1;
    131 void bztzsc_dump __P((void));
    132 #endif
    133 
    134 /*
    135  * if we are a Phase5 Blizzard 2060 SCSI
    136  */
    137 int
    138 bztzscmatch(parent, cf, aux)
    139 	struct device *parent;
    140 	struct cfdata *cf;
    141 	void *aux;
    142 {
    143 	struct zbus_args *zap;
    144 	volatile u_char *regs;
    145 
    146 	zap = aux;
    147 	if (zap->manid != 0x2140 || zap->prodid != 24)
    148 		return(0);
    149 	regs = &((volatile u_char *)zap->va)[0x1ff00];
    150 	if (badaddr((caddr_t)regs))
    151 		return(0);
    152 	regs[NCR_CFG1 * 4] = 0;
    153 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
    154 	delay(5);
    155 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
    156 		return(0);
    157 	return(1);
    158 }
    159 
    160 /*
    161  * Attach this instance, and then all the sub-devices
    162  */
    163 void
    164 bztzscattach(parent, self, aux)
    165 	struct device *parent, *self;
    166 	void *aux;
    167 {
    168 	struct bztzsc_softc *bsc = (void *)self;
    169 	struct ncr53c9x_softc *sc = &bsc->sc_ncr53c9x;
    170 	struct zbus_args  *zap;
    171 	extern u_long scsi_nosync;
    172 	extern int shift_nosync;
    173 	extern int ncr53c9x_debug;
    174 
    175 	/*
    176 	 * Set up the glue for MI code early; we use some of it here.
    177 	 */
    178 	sc->sc_glue = &bztzsc_glue;
    179 
    180 	/*
    181 	 * Save the regs
    182 	 */
    183 	zap = aux;
    184 	bsc->sc_reg = &((volatile u_char *)zap->va)[0x1ff00];
    185 	bsc->sc_dmabase = &bsc->sc_reg[0xf0];
    186 
    187 	sc->sc_freq = 40;		/* Clocked at 40Mhz */
    188 
    189 	printf(": address %p", bsc->sc_reg);
    190 
    191 	sc->sc_id = 7;
    192 
    193 	/*
    194 	 * It is necessary to try to load the 2nd config register here,
    195 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
    196 	 * will not set up the defaults correctly.
    197 	 */
    198 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
    199 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
    200 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
    201 	sc->sc_rev = NCR_VARIANT_FAS216;
    202 
    203 	/*
    204 	 * This is the value used to start sync negotiations
    205 	 * Note that the NCR register "SYNCTP" is programmed
    206 	 * in "clocks per byte", and has a minimum value of 4.
    207 	 * The SCSI period used in negotiation is one-fourth
    208 	 * of the time (in nanoseconds) needed to transfer one byte.
    209 	 * Since the chip's clock is given in MHz, we have the following
    210 	 * formula: 4 * period = (1000 / freq) * 4
    211 	 */
    212 	sc->sc_minsync = 1000 / sc->sc_freq;
    213 
    214 	/*
    215 	 * get flags from -I argument and set cf_flags.
    216 	 * NOTE: low 8 bits are to disable disconnect, and the next
    217 	 *       8 bits are to disable sync.
    218 	 */
    219 	sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
    220 	    & 0xffff;
    221 	shift_nosync += 16;
    222 
    223 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
    224 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
    225 	shift_nosync += 16;
    226 
    227 #if 1
    228 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
    229 		sc->sc_minsync = 0;
    230 #endif
    231 
    232 	/* Really no limit, but since we want to fit into the TCR... */
    233 	sc->sc_maxxfer = 64 * 1024;
    234 
    235 	bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    236 
    237 	/*
    238 	 * Configure interrupts.
    239 	 */
    240 	bsc->sc_isr.isr_intr = (int (*)(void *))ncr53c9x_intr;
    241 	bsc->sc_isr.isr_arg  = sc;
    242 	bsc->sc_isr.isr_ipl  = 2;
    243 	add_isr(&bsc->sc_isr);
    244 
    245 	/*
    246 	 * Now try to attach all the sub-devices
    247 	 */
    248 	sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
    249 	sc->sc_adapter.scsipi_minphys = minphys;
    250 	ncr53c9x_attach(sc, &bztzsc_dev);
    251 }
    252 
    253 /*
    254  * Glue functions.
    255  */
    256 
    257 u_char
    258 bztzsc_read_reg(sc, reg)
    259 	struct ncr53c9x_softc *sc;
    260 	int reg;
    261 {
    262 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    263 
    264 	return bsc->sc_reg[reg * 4];
    265 }
    266 
    267 void
    268 bztzsc_write_reg(sc, reg, val)
    269 	struct ncr53c9x_softc *sc;
    270 	int reg;
    271 	u_char val;
    272 {
    273 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    274 	u_char v = val;
    275 
    276 	bsc->sc_reg[reg * 4] = v;
    277 #ifdef DEBUG
    278 if (bztzsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL*/ &&
    279   reg == NCR_CMD/* && bsc->sc_active*/) {
    280   bztzsc_trace[(bztzsc_trace_ptr - 1) & 127].yy = v;
    281 /*  printf(" cmd %x", v);*/
    282 }
    283 #endif
    284 }
    285 
    286 int
    287 bztzsc_dma_isintr(sc)
    288 	struct ncr53c9x_softc *sc;
    289 {
    290 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    291 
    292 	if ((bsc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
    293 		return 0;
    294 
    295 	if (sc->sc_state == NCR_CONNECTED)
    296 		bsc->sc_reg[0xe0] = 0;			/* Turn LED on */
    297 	else
    298 		bsc->sc_reg[0xe0] = BZTZSC_PB_LED;	/* Turn LED off */
    299 
    300 #ifdef DEBUG
    301 if (/*sc->sc_nexus && sc->sc_nexus->xs->flags & SCSI_POLL &&*/ bztzsc_trace_enable) {
    302   bztzsc_trace[bztzsc_trace_ptr].status = bsc->sc_reg[NCR_STAT * 4];
    303   bztzsc_trace[bztzsc_trace_ptr].xx = bsc->sc_reg[NCR_CMD * 4];
    304   bztzsc_trace[bztzsc_trace_ptr].yy = bsc->sc_active;
    305   bztzsc_trace_ptr = (bztzsc_trace_ptr + 1) & 127;
    306 }
    307 #endif
    308 	return 1;
    309 }
    310 
    311 void
    312 bztzsc_dma_reset(sc)
    313 	struct ncr53c9x_softc *sc;
    314 {
    315 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    316 
    317 	bsc->sc_active = 0;
    318 }
    319 
    320 int
    321 bztzsc_dma_intr(sc)
    322 	struct ncr53c9x_softc *sc;
    323 {
    324 	register struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    325 	register int	cnt;
    326 
    327 	NCR_DMA(("bztzsc_dma_intr: cnt %d int %x stat %x fifo %d ",
    328 	    bsc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
    329 	    bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
    330 	if (bsc->sc_active == 0) {
    331 		printf("bztzsc_intr--inactive DMA\n");
    332 		return -1;
    333 	}
    334 
    335 	/* update sc_dmaaddr and sc_pdmalen */
    336 	cnt = bsc->sc_reg[NCR_TCL * 4];
    337 	cnt += bsc->sc_reg[NCR_TCM * 4] << 8;
    338 	cnt += bsc->sc_reg[NCR_TCH * 4] << 16;
    339 	if (!bsc->sc_datain) {
    340 		cnt += bsc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
    341 		bsc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
    342 	}
    343 	cnt = bsc->sc_dmasize - cnt;	/* number of bytes transferred */
    344 	NCR_DMA(("DMA xferred %d\n", cnt));
    345 	if (bsc->sc_xfr_align) {
    346 		bcopy(bsc->sc_alignbuf, *bsc->sc_dmaaddr, cnt);
    347 		bsc->sc_xfr_align = 0;
    348 	}
    349 	*bsc->sc_dmaaddr += cnt;
    350 	*bsc->sc_pdmalen -= cnt;
    351 	bsc->sc_active = 0;
    352 	return 0;
    353 }
    354 
    355 int
    356 bztzsc_dma_setup(sc, addr, len, datain, dmasize)
    357 	struct ncr53c9x_softc *sc;
    358 	caddr_t *addr;
    359 	size_t *len;
    360 	int datain;
    361 	size_t *dmasize;
    362 {
    363 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    364 	paddr_t pa;
    365 	u_char *ptr;
    366 	size_t xfer;
    367 
    368 	bsc->sc_dmaaddr = addr;
    369 	bsc->sc_pdmalen = len;
    370 	bsc->sc_datain = datain;
    371 	bsc->sc_dmasize = *dmasize;
    372 	/*
    373 	 * DMA can be nasty for high-speed serial input, so limit the
    374 	 * size of this DMA operation if the serial port is running at
    375 	 * a high speed (higher than 19200 for now - should be adjusted
    376 	 * based on cpu type and speed?).
    377 	 * XXX - add serial speed check XXX
    378 	 */
    379 	if (ser_open_speed > 19200 && bztzsc_max_dma != 0 &&
    380 	    bsc->sc_dmasize > bztzsc_max_dma)
    381 		bsc->sc_dmasize = bztzsc_max_dma;
    382 	ptr = *addr;			/* Kernel virtual address */
    383 	pa = kvtop(ptr);		/* Physical address of DMA */
    384 	xfer = min(bsc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
    385 	bsc->sc_xfr_align = 0;
    386 	/*
    387 	 * If output and unaligned, stuff odd byte into FIFO
    388 	 */
    389 	if (datain == 0 && (int)ptr & 1) {
    390 		NCR_DMA(("bztzsc_dma_setup: align byte written to fifo\n"));
    391 		pa++;
    392 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
    393 		bsc->sc_reg[NCR_FIFO * 4] = *ptr++;
    394 	}
    395 	/*
    396 	 * If unaligned address, read unaligned bytes into alignment buffer
    397 	 */
    398 	else if ((int)ptr & 1) {
    399 		pa = kvtop((caddr_t)&bsc->sc_alignbuf);
    400 		xfer = bsc->sc_dmasize = min(xfer, sizeof (bsc->sc_alignbuf));
    401 		NCR_DMA(("bztzsc_dma_setup: align read by %d bytes\n", xfer));
    402 		bsc->sc_xfr_align = 1;
    403 	}
    404 ++bztzsc_cnt_dma;		/* number of DMA operations */
    405 
    406 	while (xfer < bsc->sc_dmasize) {
    407 		if ((pa + xfer) != kvtop(*addr + xfer))
    408 			break;
    409 		if ((bsc->sc_dmasize - xfer) < NBPG)
    410 			xfer = bsc->sc_dmasize;
    411 		else
    412 			xfer += NBPG;
    413 ++bztzsc_cnt_dma3;
    414 	}
    415 if (xfer != *len)
    416   ++bztzsc_cnt_dma2;
    417 
    418 	bsc->sc_dmasize = xfer;
    419 	*dmasize = bsc->sc_dmasize;
    420 	bsc->sc_pa = pa;
    421 #if defined(M68040) || defined(M68060)
    422 	if (mmutype == MMU_68040) {
    423 		if (bsc->sc_xfr_align) {
    424 			dma_cachectl(bsc->sc_alignbuf,
    425 			    sizeof(bsc->sc_alignbuf));
    426 		}
    427 		else
    428 			dma_cachectl(*bsc->sc_dmaaddr, bsc->sc_dmasize);
    429 	}
    430 #endif
    431 
    432 	pa >>= 1;
    433 	if (!bsc->sc_datain)
    434 		pa |= 0x80000000;
    435 	bsc->sc_dmabase[12] = (u_int8_t)(pa);
    436 	bsc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
    437 	bsc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
    438 	bsc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
    439 	bsc->sc_active = 1;
    440 	return 0;
    441 }
    442 
    443 void
    444 bztzsc_dma_go(sc)
    445 	struct ncr53c9x_softc *sc;
    446 {
    447 }
    448 
    449 void
    450 bztzsc_dma_stop(sc)
    451 	struct ncr53c9x_softc *sc;
    452 {
    453 }
    454 
    455 int
    456 bztzsc_dma_isactive(sc)
    457 	struct ncr53c9x_softc *sc;
    458 {
    459 	struct bztzsc_softc *bsc = (struct bztzsc_softc *)sc;
    460 
    461 	return bsc->sc_active;
    462 }
    463 
    464 #ifdef DEBUG
    465 void
    466 bztzsc_dump()
    467 {
    468 	int i;
    469 
    470 	i = bztzsc_trace_ptr;
    471 	printf("bztzsc_trace dump: ptr %x\n", bztzsc_trace_ptr);
    472 	do {
    473 		if (bztzsc_trace[i].hardbits == 0) {
    474 			i = (i + 1) & 127;
    475 			continue;
    476 		}
    477 		printf("%02x%02x%02x%02x(", bztzsc_trace[i].hardbits,
    478 		    bztzsc_trace[i].status, bztzsc_trace[i].xx, bztzsc_trace[i].yy);
    479 		if (bztzsc_trace[i].status & NCRSTAT_INT)
    480 			printf("NCRINT/");
    481 		if (bztzsc_trace[i].status & NCRSTAT_TC)
    482 			printf("NCRTC/");
    483 		switch(bztzsc_trace[i].status & NCRSTAT_PHASE) {
    484 		case 0:
    485 			printf("dataout"); break;
    486 		case 1:
    487 			printf("datain"); break;
    488 		case 2:
    489 			printf("cmdout"); break;
    490 		case 3:
    491 			printf("status"); break;
    492 		case 6:
    493 			printf("msgout"); break;
    494 		case 7:
    495 			printf("msgin"); break;
    496 		default:
    497 			printf("phase%d?", bztzsc_trace[i].status & NCRSTAT_PHASE);
    498 		}
    499 		printf(") ");
    500 		i = (i + 1) & 127;
    501 	} while (i != bztzsc_trace_ptr);
    502 	printf("\n");
    503 }
    504 #endif
    505