cbiisc.c revision 1.11.8.3 1 1.11.8.3 nathanw /* $NetBSD: cbiisc.c,v 1.11.8.3 2002/10/18 02:34:48 nathanw Exp $ */
2 1.11.8.2 nathanw
3 1.11.8.2 nathanw /*
4 1.11.8.2 nathanw * Copyright (c) 1997 Michael L. Hitch
5 1.11.8.2 nathanw * Copyright (c) 1982, 1990 The Regents of the University of California.
6 1.11.8.2 nathanw * All rights reserved.
7 1.11.8.2 nathanw *
8 1.11.8.2 nathanw * Redistribution and use in source and binary forms, with or without
9 1.11.8.2 nathanw * modification, are permitted provided that the following conditions
10 1.11.8.2 nathanw * are met:
11 1.11.8.2 nathanw * 1. Redistributions of source code must retain the above copyright
12 1.11.8.2 nathanw * notice, this list of conditions and the following disclaimer.
13 1.11.8.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
14 1.11.8.2 nathanw * notice, this list of conditions and the following disclaimer in the
15 1.11.8.2 nathanw * documentation and/or other materials provided with the distribution.
16 1.11.8.2 nathanw * 3. All advertising materials mentioning features or use of this software
17 1.11.8.2 nathanw * must display the following acknowledgement:
18 1.11.8.2 nathanw * This product contains software written by Michael L. Hitch for
19 1.11.8.2 nathanw * the NetBSD project.
20 1.11.8.2 nathanw * 4. Neither the name of the University nor the names of its contributors
21 1.11.8.2 nathanw * may be used to endorse or promote products derived from this software
22 1.11.8.2 nathanw * without specific prior written permission.
23 1.11.8.2 nathanw *
24 1.11.8.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.11.8.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.11.8.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.11.8.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.11.8.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.11.8.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.11.8.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.11.8.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.11.8.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.11.8.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.11.8.2 nathanw * SUCH DAMAGE.
35 1.11.8.2 nathanw *
36 1.11.8.2 nathanw */
37 1.11.8.2 nathanw
38 1.11.8.2 nathanw #include <sys/cdefs.h>
39 1.11.8.3 nathanw __KERNEL_RCSID(0, "$NetBSD: cbiisc.c,v 1.11.8.3 2002/10/18 02:34:48 nathanw Exp $");
40 1.11.8.2 nathanw
41 1.11.8.2 nathanw #include <sys/types.h>
42 1.11.8.2 nathanw #include <sys/param.h>
43 1.11.8.2 nathanw #include <sys/systm.h>
44 1.11.8.2 nathanw #include <sys/kernel.h>
45 1.11.8.2 nathanw #include <sys/errno.h>
46 1.11.8.2 nathanw #include <sys/ioctl.h>
47 1.11.8.2 nathanw #include <sys/device.h>
48 1.11.8.2 nathanw #include <sys/buf.h>
49 1.11.8.2 nathanw #include <sys/proc.h>
50 1.11.8.2 nathanw #include <sys/user.h>
51 1.11.8.2 nathanw #include <sys/queue.h>
52 1.11.8.2 nathanw
53 1.11.8.2 nathanw #include <dev/scsipi/scsi_all.h>
54 1.11.8.2 nathanw #include <dev/scsipi/scsipi_all.h>
55 1.11.8.2 nathanw #include <dev/scsipi/scsiconf.h>
56 1.11.8.2 nathanw #include <dev/scsipi/scsi_message.h>
57 1.11.8.2 nathanw
58 1.11.8.2 nathanw #include <machine/cpu.h>
59 1.11.8.2 nathanw #include <machine/param.h>
60 1.11.8.2 nathanw
61 1.11.8.2 nathanw #include <dev/ic/ncr53c9xreg.h>
62 1.11.8.2 nathanw #include <dev/ic/ncr53c9xvar.h>
63 1.11.8.2 nathanw
64 1.11.8.2 nathanw #include <amiga/amiga/isr.h>
65 1.11.8.2 nathanw #include <amiga/dev/cbiiscvar.h>
66 1.11.8.2 nathanw #include <amiga/dev/zbusvar.h>
67 1.11.8.2 nathanw
68 1.11.8.2 nathanw void cbiiscattach(struct device *, struct device *, void *);
69 1.11.8.2 nathanw int cbiiscmatch(struct device *, struct cfdata *, void *);
70 1.11.8.2 nathanw
71 1.11.8.2 nathanw /* Linkup to the rest of the kernel */
72 1.11.8.3 nathanw CFATTACH_DECL(cbiisc, sizeof(struct cbiisc_softc),
73 1.11.8.3 nathanw cbiiscmatch, cbiiscattach, NULL, NULL);
74 1.11.8.2 nathanw
75 1.11.8.2 nathanw /*
76 1.11.8.2 nathanw * Functions and the switch for the MI code.
77 1.11.8.2 nathanw */
78 1.11.8.2 nathanw u_char cbiisc_read_reg(struct ncr53c9x_softc *, int);
79 1.11.8.2 nathanw void cbiisc_write_reg(struct ncr53c9x_softc *, int, u_char);
80 1.11.8.2 nathanw int cbiisc_dma_isintr(struct ncr53c9x_softc *);
81 1.11.8.2 nathanw void cbiisc_dma_reset(struct ncr53c9x_softc *);
82 1.11.8.2 nathanw int cbiisc_dma_intr(struct ncr53c9x_softc *);
83 1.11.8.2 nathanw int cbiisc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
84 1.11.8.2 nathanw size_t *, int, size_t *);
85 1.11.8.2 nathanw void cbiisc_dma_go(struct ncr53c9x_softc *);
86 1.11.8.2 nathanw void cbiisc_dma_stop(struct ncr53c9x_softc *);
87 1.11.8.2 nathanw int cbiisc_dma_isactive(struct ncr53c9x_softc *);
88 1.11.8.2 nathanw
89 1.11.8.2 nathanw struct ncr53c9x_glue cbiisc_glue = {
90 1.11.8.2 nathanw cbiisc_read_reg,
91 1.11.8.2 nathanw cbiisc_write_reg,
92 1.11.8.2 nathanw cbiisc_dma_isintr,
93 1.11.8.2 nathanw cbiisc_dma_reset,
94 1.11.8.2 nathanw cbiisc_dma_intr,
95 1.11.8.2 nathanw cbiisc_dma_setup,
96 1.11.8.2 nathanw cbiisc_dma_go,
97 1.11.8.2 nathanw cbiisc_dma_stop,
98 1.11.8.2 nathanw cbiisc_dma_isactive,
99 1.11.8.2 nathanw 0,
100 1.11.8.2 nathanw };
101 1.11.8.2 nathanw
102 1.11.8.2 nathanw /* Maximum DMA transfer length to reduce impact on high-speed serial input */
103 1.11.8.2 nathanw u_long cbiisc_max_dma = 1024;
104 1.11.8.2 nathanw extern int ser_open_speed;
105 1.11.8.2 nathanw
106 1.11.8.2 nathanw u_long cbiisc_cnt_pio = 0; /* number of PIO transfers */
107 1.11.8.2 nathanw u_long cbiisc_cnt_dma = 0; /* number of DMA transfers */
108 1.11.8.2 nathanw u_long cbiisc_cnt_dma2 = 0; /* number of DMA transfers broken up */
109 1.11.8.2 nathanw u_long cbiisc_cnt_dma3 = 0; /* number of pages combined */
110 1.11.8.2 nathanw
111 1.11.8.2 nathanw #ifdef DEBUG
112 1.11.8.2 nathanw struct {
113 1.11.8.2 nathanw u_char hardbits;
114 1.11.8.2 nathanw u_char status;
115 1.11.8.2 nathanw u_char xx;
116 1.11.8.2 nathanw u_char yy;
117 1.11.8.2 nathanw } cbiisc_trace[128];
118 1.11.8.2 nathanw int cbiisc_trace_ptr = 0;
119 1.11.8.2 nathanw int cbiisc_trace_enable = 1;
120 1.11.8.2 nathanw void cbiisc_dump(void);
121 1.11.8.2 nathanw #endif
122 1.11.8.2 nathanw
123 1.11.8.2 nathanw /*
124 1.11.8.2 nathanw * if we are a Phase5 CyberSCSI II
125 1.11.8.2 nathanw */
126 1.11.8.2 nathanw int
127 1.11.8.2 nathanw cbiiscmatch(struct device *parent, struct cfdata *cf, void *aux)
128 1.11.8.2 nathanw {
129 1.11.8.2 nathanw struct zbus_args *zap;
130 1.11.8.2 nathanw volatile u_char *regs;
131 1.11.8.2 nathanw
132 1.11.8.2 nathanw zap = aux;
133 1.11.8.2 nathanw if (zap->manid != 0x2140 || zap->prodid != 25)
134 1.11.8.2 nathanw return(0);
135 1.11.8.2 nathanw regs = &((volatile u_char *)zap->va)[0x1ff03];
136 1.11.8.2 nathanw if (badaddr((caddr_t)regs))
137 1.11.8.2 nathanw return(0);
138 1.11.8.2 nathanw regs[NCR_CFG1 * 4] = 0;
139 1.11.8.2 nathanw regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
140 1.11.8.2 nathanw delay(5);
141 1.11.8.2 nathanw if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
142 1.11.8.2 nathanw return(0);
143 1.11.8.2 nathanw return(1);
144 1.11.8.2 nathanw }
145 1.11.8.2 nathanw
146 1.11.8.2 nathanw /*
147 1.11.8.2 nathanw * Attach this instance, and then all the sub-devices
148 1.11.8.2 nathanw */
149 1.11.8.2 nathanw void
150 1.11.8.2 nathanw cbiiscattach(struct device *parent, struct device *self, void *aux)
151 1.11.8.2 nathanw {
152 1.11.8.2 nathanw struct cbiisc_softc *csc = (void *)self;
153 1.11.8.2 nathanw struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
154 1.11.8.2 nathanw struct zbus_args *zap;
155 1.11.8.2 nathanw extern u_long scsi_nosync;
156 1.11.8.2 nathanw extern int shift_nosync;
157 1.11.8.2 nathanw extern int ncr53c9x_debug;
158 1.11.8.2 nathanw
159 1.11.8.2 nathanw /*
160 1.11.8.2 nathanw * Set up the glue for MI code early; we use some of it here.
161 1.11.8.2 nathanw */
162 1.11.8.2 nathanw sc->sc_glue = &cbiisc_glue;
163 1.11.8.2 nathanw
164 1.11.8.2 nathanw /*
165 1.11.8.2 nathanw * Save the regs
166 1.11.8.2 nathanw */
167 1.11.8.2 nathanw zap = aux;
168 1.11.8.2 nathanw csc->sc_reg = &((volatile u_char *)zap->va)[0x1ff03];
169 1.11.8.2 nathanw csc->sc_dmabase = &csc->sc_reg[0x80];
170 1.11.8.2 nathanw
171 1.11.8.2 nathanw sc->sc_freq = 40; /* Clocked at 40Mhz */
172 1.11.8.2 nathanw
173 1.11.8.2 nathanw printf(": address %p", csc->sc_reg);
174 1.11.8.2 nathanw
175 1.11.8.2 nathanw sc->sc_id = 7;
176 1.11.8.2 nathanw
177 1.11.8.2 nathanw /*
178 1.11.8.2 nathanw * It is necessary to try to load the 2nd config register here,
179 1.11.8.2 nathanw * to find out what rev the FAS chip is, else the ncr53c9x_reset
180 1.11.8.2 nathanw * will not set up the defaults correctly.
181 1.11.8.2 nathanw */
182 1.11.8.2 nathanw sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
183 1.11.8.2 nathanw sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
184 1.11.8.2 nathanw sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
185 1.11.8.2 nathanw sc->sc_rev = NCR_VARIANT_FAS216;
186 1.11.8.2 nathanw
187 1.11.8.2 nathanw /*
188 1.11.8.2 nathanw * This is the value used to start sync negotiations
189 1.11.8.2 nathanw * Note that the NCR register "SYNCTP" is programmed
190 1.11.8.2 nathanw * in "clocks per byte", and has a minimum value of 4.
191 1.11.8.2 nathanw * The SCSI period used in negotiation is one-fourth
192 1.11.8.2 nathanw * of the time (in nanoseconds) needed to transfer one byte.
193 1.11.8.2 nathanw * Since the chip's clock is given in MHz, we have the following
194 1.11.8.2 nathanw * formula: 4 * period = (1000 / freq) * 4
195 1.11.8.2 nathanw */
196 1.11.8.2 nathanw sc->sc_minsync = 1000 / sc->sc_freq;
197 1.11.8.2 nathanw
198 1.11.8.2 nathanw /*
199 1.11.8.2 nathanw * get flags from -I argument and set cf_flags.
200 1.11.8.2 nathanw * NOTE: low 8 bits are to disable disconnect, and the next
201 1.11.8.2 nathanw * 8 bits are to disable sync.
202 1.11.8.2 nathanw */
203 1.11.8.2 nathanw sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
204 1.11.8.2 nathanw & 0xffff;
205 1.11.8.2 nathanw shift_nosync += 16;
206 1.11.8.2 nathanw
207 1.11.8.2 nathanw /* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
208 1.11.8.2 nathanw ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
209 1.11.8.2 nathanw shift_nosync += 16;
210 1.11.8.2 nathanw
211 1.11.8.2 nathanw #if 1
212 1.11.8.2 nathanw if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
213 1.11.8.2 nathanw sc->sc_minsync = 0;
214 1.11.8.2 nathanw #endif
215 1.11.8.2 nathanw
216 1.11.8.2 nathanw /* Really no limit, but since we want to fit into the TCR... */
217 1.11.8.2 nathanw sc->sc_maxxfer = 64 * 1024;
218 1.11.8.2 nathanw
219 1.11.8.2 nathanw /*
220 1.11.8.2 nathanw * Configure interrupts.
221 1.11.8.2 nathanw */
222 1.11.8.2 nathanw csc->sc_isr.isr_intr = ncr53c9x_intr;
223 1.11.8.2 nathanw csc->sc_isr.isr_arg = sc;
224 1.11.8.2 nathanw csc->sc_isr.isr_ipl = 2;
225 1.11.8.2 nathanw add_isr(&csc->sc_isr);
226 1.11.8.2 nathanw
227 1.11.8.2 nathanw /*
228 1.11.8.2 nathanw * Now try to attach all the sub-devices
229 1.11.8.2 nathanw */
230 1.11.8.2 nathanw sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
231 1.11.8.2 nathanw sc->sc_adapter.adapt_minphys = minphys;
232 1.11.8.2 nathanw ncr53c9x_attach(sc);
233 1.11.8.2 nathanw }
234 1.11.8.2 nathanw
235 1.11.8.2 nathanw /*
236 1.11.8.2 nathanw * Glue functions.
237 1.11.8.2 nathanw */
238 1.11.8.2 nathanw
239 1.11.8.2 nathanw u_char
240 1.11.8.2 nathanw cbiisc_read_reg(struct ncr53c9x_softc *sc, int reg)
241 1.11.8.2 nathanw {
242 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
243 1.11.8.2 nathanw
244 1.11.8.2 nathanw return csc->sc_reg[reg * 4];
245 1.11.8.2 nathanw }
246 1.11.8.2 nathanw
247 1.11.8.2 nathanw void
248 1.11.8.2 nathanw cbiisc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
249 1.11.8.2 nathanw {
250 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
251 1.11.8.2 nathanw u_char v = val;
252 1.11.8.2 nathanw
253 1.11.8.2 nathanw csc->sc_reg[reg * 4] = v;
254 1.11.8.2 nathanw #ifdef DEBUG
255 1.11.8.2 nathanw if (cbiisc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
256 1.11.8.2 nathanw reg == NCR_CMD/* && csc->sc_active*/) {
257 1.11.8.2 nathanw cbiisc_trace[(cbiisc_trace_ptr - 1) & 127].yy = v;
258 1.11.8.2 nathanw /* printf(" cmd %x", v);*/
259 1.11.8.2 nathanw }
260 1.11.8.2 nathanw #endif
261 1.11.8.2 nathanw }
262 1.11.8.2 nathanw
263 1.11.8.2 nathanw int
264 1.11.8.2 nathanw cbiisc_dma_isintr(struct ncr53c9x_softc *sc)
265 1.11.8.2 nathanw {
266 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
267 1.11.8.2 nathanw
268 1.11.8.2 nathanw if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
269 1.11.8.2 nathanw return 0;
270 1.11.8.2 nathanw
271 1.11.8.2 nathanw if (sc->sc_state == NCR_CONNECTED)
272 1.11.8.2 nathanw csc->sc_reg[0x40] = CBIISC_PB_LED;
273 1.11.8.2 nathanw else
274 1.11.8.2 nathanw csc->sc_reg[0x40] = 0;
275 1.11.8.2 nathanw
276 1.11.8.2 nathanw #ifdef DEBUG
277 1.11.8.2 nathanw if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbiisc_trace_enable) {
278 1.11.8.2 nathanw cbiisc_trace[cbiisc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
279 1.11.8.2 nathanw cbiisc_trace[cbiisc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
280 1.11.8.2 nathanw cbiisc_trace[cbiisc_trace_ptr].yy = csc->sc_active;
281 1.11.8.2 nathanw cbiisc_trace_ptr = (cbiisc_trace_ptr + 1) & 127;
282 1.11.8.2 nathanw }
283 1.11.8.2 nathanw #endif
284 1.11.8.2 nathanw return 1;
285 1.11.8.2 nathanw }
286 1.11.8.2 nathanw
287 1.11.8.2 nathanw void
288 1.11.8.2 nathanw cbiisc_dma_reset(struct ncr53c9x_softc *sc)
289 1.11.8.2 nathanw {
290 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
291 1.11.8.2 nathanw
292 1.11.8.2 nathanw csc->sc_active = 0;
293 1.11.8.2 nathanw }
294 1.11.8.2 nathanw
295 1.11.8.2 nathanw int
296 1.11.8.2 nathanw cbiisc_dma_intr(struct ncr53c9x_softc *sc)
297 1.11.8.2 nathanw {
298 1.11.8.2 nathanw register struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
299 1.11.8.2 nathanw register int cnt;
300 1.11.8.2 nathanw
301 1.11.8.2 nathanw NCR_DMA(("cbiisc_dma_intr: cnt %d int %x stat %x fifo %d ",
302 1.11.8.2 nathanw csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
303 1.11.8.2 nathanw csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
304 1.11.8.2 nathanw if (csc->sc_active == 0) {
305 1.11.8.2 nathanw printf("cbiisc_intr--inactive DMA\n");
306 1.11.8.2 nathanw return -1;
307 1.11.8.2 nathanw }
308 1.11.8.2 nathanw
309 1.11.8.2 nathanw /* update sc_dmaaddr and sc_pdmalen */
310 1.11.8.2 nathanw cnt = csc->sc_reg[NCR_TCL * 4];
311 1.11.8.2 nathanw cnt += csc->sc_reg[NCR_TCM * 4] << 8;
312 1.11.8.2 nathanw cnt += csc->sc_reg[NCR_TCH * 4] << 16;
313 1.11.8.2 nathanw if (!csc->sc_datain) {
314 1.11.8.2 nathanw cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
315 1.11.8.2 nathanw csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
316 1.11.8.2 nathanw }
317 1.11.8.2 nathanw cnt = csc->sc_dmasize - cnt; /* number of bytes transferred */
318 1.11.8.2 nathanw NCR_DMA(("DMA xferred %d\n", cnt));
319 1.11.8.2 nathanw if (csc->sc_xfr_align) {
320 1.11.8.2 nathanw bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
321 1.11.8.2 nathanw csc->sc_xfr_align = 0;
322 1.11.8.2 nathanw }
323 1.11.8.2 nathanw *csc->sc_dmaaddr += cnt;
324 1.11.8.2 nathanw *csc->sc_pdmalen -= cnt;
325 1.11.8.2 nathanw csc->sc_active = 0;
326 1.11.8.2 nathanw return 0;
327 1.11.8.2 nathanw }
328 1.11.8.2 nathanw
329 1.11.8.2 nathanw int
330 1.11.8.2 nathanw cbiisc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
331 1.11.8.2 nathanw int datain, size_t *dmasize)
332 1.11.8.2 nathanw {
333 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
334 1.11.8.2 nathanw paddr_t pa;
335 1.11.8.2 nathanw u_char *ptr;
336 1.11.8.2 nathanw size_t xfer;
337 1.11.8.2 nathanw
338 1.11.8.2 nathanw csc->sc_dmaaddr = addr;
339 1.11.8.2 nathanw csc->sc_pdmalen = len;
340 1.11.8.2 nathanw csc->sc_datain = datain;
341 1.11.8.2 nathanw csc->sc_dmasize = *dmasize;
342 1.11.8.2 nathanw /*
343 1.11.8.2 nathanw * DMA can be nasty for high-speed serial input, so limit the
344 1.11.8.2 nathanw * size of this DMA operation if the serial port is running at
345 1.11.8.2 nathanw * a high speed (higher than 19200 for now - should be adjusted
346 1.11.8.2 nathanw * based on cpu type and speed?).
347 1.11.8.2 nathanw * XXX - add serial speed check XXX
348 1.11.8.2 nathanw */
349 1.11.8.2 nathanw if (ser_open_speed > 19200 && cbiisc_max_dma != 0 &&
350 1.11.8.2 nathanw csc->sc_dmasize > cbiisc_max_dma)
351 1.11.8.2 nathanw csc->sc_dmasize = cbiisc_max_dma;
352 1.11.8.2 nathanw ptr = *addr; /* Kernel virtual address */
353 1.11.8.2 nathanw pa = kvtop(ptr); /* Physical address of DMA */
354 1.11.8.2 nathanw xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
355 1.11.8.2 nathanw csc->sc_xfr_align = 0;
356 1.11.8.2 nathanw /*
357 1.11.8.2 nathanw * If output and unaligned, stuff odd byte into FIFO
358 1.11.8.2 nathanw */
359 1.11.8.2 nathanw if (datain == 0 && (int)ptr & 1) {
360 1.11.8.2 nathanw NCR_DMA(("cbiisc_dma_setup: align byte written to fifo\n"));
361 1.11.8.2 nathanw pa++;
362 1.11.8.2 nathanw xfer--; /* XXXX CHECK THIS !!!! XXXX */
363 1.11.8.2 nathanw csc->sc_reg[NCR_FIFO * 4] = *ptr++;
364 1.11.8.2 nathanw }
365 1.11.8.2 nathanw /*
366 1.11.8.2 nathanw * If unaligned address, read unaligned bytes into alignment buffer
367 1.11.8.2 nathanw */
368 1.11.8.2 nathanw else if ((int)ptr & 1) {
369 1.11.8.2 nathanw pa = kvtop((caddr_t)&csc->sc_alignbuf);
370 1.11.8.2 nathanw xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
371 1.11.8.2 nathanw NCR_DMA(("cbiisc_dma_setup: align read by %d bytes\n", xfer));
372 1.11.8.2 nathanw csc->sc_xfr_align = 1;
373 1.11.8.2 nathanw }
374 1.11.8.2 nathanw ++cbiisc_cnt_dma; /* number of DMA operations */
375 1.11.8.2 nathanw
376 1.11.8.2 nathanw while (xfer < csc->sc_dmasize) {
377 1.11.8.2 nathanw if ((pa + xfer) != kvtop(*addr + xfer))
378 1.11.8.2 nathanw break;
379 1.11.8.2 nathanw if ((csc->sc_dmasize - xfer) < NBPG)
380 1.11.8.2 nathanw xfer = csc->sc_dmasize;
381 1.11.8.2 nathanw else
382 1.11.8.2 nathanw xfer += NBPG;
383 1.11.8.2 nathanw ++cbiisc_cnt_dma3;
384 1.11.8.2 nathanw }
385 1.11.8.2 nathanw if (xfer != *len)
386 1.11.8.2 nathanw ++cbiisc_cnt_dma2;
387 1.11.8.2 nathanw
388 1.11.8.2 nathanw csc->sc_dmasize = xfer;
389 1.11.8.2 nathanw *dmasize = csc->sc_dmasize;
390 1.11.8.2 nathanw csc->sc_pa = pa;
391 1.11.8.2 nathanw #if defined(M68040) || defined(M68060)
392 1.11.8.2 nathanw if (mmutype == MMU_68040) {
393 1.11.8.2 nathanw if (csc->sc_xfr_align) {
394 1.11.8.2 nathanw dma_cachectl(csc->sc_alignbuf,
395 1.11.8.2 nathanw sizeof(csc->sc_alignbuf));
396 1.11.8.2 nathanw }
397 1.11.8.2 nathanw else
398 1.11.8.2 nathanw dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
399 1.11.8.2 nathanw }
400 1.11.8.2 nathanw #endif
401 1.11.8.2 nathanw
402 1.11.8.2 nathanw if (csc->sc_datain)
403 1.11.8.2 nathanw pa &= ~1;
404 1.11.8.2 nathanw else
405 1.11.8.2 nathanw pa |= 1;
406 1.11.8.2 nathanw csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
407 1.11.8.2 nathanw csc->sc_dmabase[4] = (u_int8_t)(pa >> 16);
408 1.11.8.2 nathanw csc->sc_dmabase[8] = (u_int8_t)(pa >> 8);
409 1.11.8.2 nathanw csc->sc_dmabase[12] = (u_int8_t)(pa);
410 1.11.8.2 nathanw csc->sc_active = 1;
411 1.11.8.2 nathanw return 0;
412 1.11.8.2 nathanw }
413 1.11.8.2 nathanw
414 1.11.8.2 nathanw void
415 1.11.8.2 nathanw cbiisc_dma_go(struct ncr53c9x_softc *sc)
416 1.11.8.2 nathanw {
417 1.11.8.2 nathanw }
418 1.11.8.2 nathanw
419 1.11.8.2 nathanw void
420 1.11.8.2 nathanw cbiisc_dma_stop(struct ncr53c9x_softc *sc)
421 1.11.8.2 nathanw {
422 1.11.8.2 nathanw }
423 1.11.8.2 nathanw
424 1.11.8.2 nathanw int
425 1.11.8.2 nathanw cbiisc_dma_isactive(struct ncr53c9x_softc *sc)
426 1.11.8.2 nathanw {
427 1.11.8.2 nathanw struct cbiisc_softc *csc = (struct cbiisc_softc *)sc;
428 1.11.8.2 nathanw
429 1.11.8.2 nathanw return csc->sc_active;
430 1.11.8.2 nathanw }
431 1.11.8.2 nathanw
432 1.11.8.2 nathanw #ifdef DEBUG
433 1.11.8.2 nathanw void
434 1.11.8.2 nathanw cbiisc_dump(void)
435 1.11.8.2 nathanw {
436 1.11.8.2 nathanw int i;
437 1.11.8.2 nathanw
438 1.11.8.2 nathanw i = cbiisc_trace_ptr;
439 1.11.8.2 nathanw printf("cbiisc_trace dump: ptr %x\n", cbiisc_trace_ptr);
440 1.11.8.2 nathanw do {
441 1.11.8.2 nathanw if (cbiisc_trace[i].hardbits == 0) {
442 1.11.8.2 nathanw i = (i + 1) & 127;
443 1.11.8.2 nathanw continue;
444 1.11.8.2 nathanw }
445 1.11.8.2 nathanw printf("%02x%02x%02x%02x(", cbiisc_trace[i].hardbits,
446 1.11.8.2 nathanw cbiisc_trace[i].status, cbiisc_trace[i].xx, cbiisc_trace[i].yy);
447 1.11.8.2 nathanw if (cbiisc_trace[i].status & NCRSTAT_INT)
448 1.11.8.2 nathanw printf("NCRINT/");
449 1.11.8.2 nathanw if (cbiisc_trace[i].status & NCRSTAT_TC)
450 1.11.8.2 nathanw printf("NCRTC/");
451 1.11.8.2 nathanw switch(cbiisc_trace[i].status & NCRSTAT_PHASE) {
452 1.11.8.2 nathanw case 0:
453 1.11.8.2 nathanw printf("dataout"); break;
454 1.11.8.2 nathanw case 1:
455 1.11.8.2 nathanw printf("datain"); break;
456 1.11.8.2 nathanw case 2:
457 1.11.8.2 nathanw printf("cmdout"); break;
458 1.11.8.2 nathanw case 3:
459 1.11.8.2 nathanw printf("status"); break;
460 1.11.8.2 nathanw case 6:
461 1.11.8.2 nathanw printf("msgout"); break;
462 1.11.8.2 nathanw case 7:
463 1.11.8.2 nathanw printf("msgin"); break;
464 1.11.8.2 nathanw default:
465 1.11.8.2 nathanw printf("phase%d?", cbiisc_trace[i].status & NCRSTAT_PHASE);
466 1.11.8.2 nathanw }
467 1.11.8.2 nathanw printf(") ");
468 1.11.8.2 nathanw i = (i + 1) & 127;
469 1.11.8.2 nathanw } while (i != cbiisc_trace_ptr);
470 1.11.8.2 nathanw printf("\n");
471 1.11.8.2 nathanw }
472 1.11.8.2 nathanw #endif
473